

## **About this document**

### **Scope and purpose**

AN220203 describes how to use Smart I/O in Traveo™ II MCUs. Smart I/O adds a programmable logic circuitry between a peripheral and a GPIO port, thereby integrating board-level glue logic.

## **Associated Part Family**

Traveo™ II Family CYT2/CYT3/CYT4 Series

### **Table of contents**

| Abou  | ıt this document                                                        | 1  |
|-------|-------------------------------------------------------------------------|----|
| Table | e of contents                                                           | 1  |
| 1     | Introduction                                                            | 2  |
| 1.1   | Applications of Smart I/O                                               |    |
| 1.2   | Bypass of Smart I/O                                                     | 3  |
| 2     | Structure of Smart I/O                                                  | 4  |
| 2.1   | Clock and Reset                                                         |    |
| 2.2   | Synchronizer                                                            | 6  |
| 2.3   | 3-Inputs Lookup Tables (LUT3 [x])                                       | 6  |
| 2.3.1 | LUT3 [x] Output Configuration                                           | 7  |
| 2.3.2 | LUT3 [x] Input Selection                                                | 7  |
| 2.3.3 | LUT3 [x] Operation                                                      | 9  |
| 2.4   | Data Unit (DU)                                                          | 11 |
| 2.4.1 | Input Selection                                                         | 11 |
| 2.4.2 | Operation of Data Unit                                                  | 12 |
| 3     | Smart I/O Configuration                                                 | 18 |
| 4     | Example Configuration                                                   | 19 |
| 4.1   | Use case to Change Routing from I/O Pins to HSIOM by Inverting Polarity | 19 |
| 4.1.1 | Configuration and Example code                                          | 22 |
| 4.2   | Use case to Reset Detection/Stability Circuitry                         | 29 |
| 4.2.1 | Configuration and Example code                                          | 34 |
| 5     | Glossary                                                                | 43 |
| 6     | Related Documents                                                       | 44 |
| 7     | Other References                                                        | 45 |
| Revis | sion history                                                            | 46 |
|       |                                                                         |    |



### Introduction

## 1 Introduction

This application note describes how to use and setup Smart I/O in Cypress Traveo II family CYT2/CYT3/CYT4 series MCUs.

Smart I/O adds programmable logic to an I/O port. Smart I/O integrates Boolean logic functionality such as AND, OR, and XOR into a port. It also pre- or post-processes the signals between high-speed I/O matrix (HSIOM) and I/O port. For example, Smart I/O can enable digital glue logic for input signals using multiple flip-flops without CPU intervention. HSIOM multiplexes GPIOs sharing multiple functions into peripheral devices selected by the user. See the **Architecture Technical Reference Manual (TRM)** for details of HSIOM.

To understand the functionality described and terminology used in this application note, see the Smart I/O chapter in the **Architecture TRM**. **Figure 1** shows examples of typical signal paths.



Figure 1 Smart I/O Interface

- Path 1: Implements self-contained logic functions that directly operate on I/O port signals
- Path 2: Implements self-contained logic functions that operate on HSIOM signals
- Path 3: Logic conversed HSIOM output signals route to I/O port
- Path 4: Logic conversed I/O port input signals route to HSIOM

For each signal path, the Smart I/O function gives an option for a programmable output. This application note shows the example usage and configuration of the Smart I/O function.

# 1.1 Applications of Smart I/O

Smart I/O can be used whenever simple logic operations and routing are required to be performed on signals to or from the I/O pins. Typical applications include the following:

- **Change routing to/from pins:** This function allows rerouting signals from the fixed-function peripherals to non-dedicated pins on the same port.
- **Invert the polarity of signal:** This function inverts the polarity of output signals, such as the SPI signal, before it goes out from a pin.
- **Clock or signal buffer:** This function drives a GPIO input signal, which has to drive a heavier load for one pin, through two GPIO buffers.
- **Detect a pattern on pins:** This function detects the patterns of several signal inputs and outputs the programmable signal depending on the result of detection.

These applications of Smart I/O can work in low-power mode (DeepSleep), therefore can be used as a wakeup interrupt.



### Introduction

# 1.2 Bypass of Smart I/O

When the Smart I/O function is not used, it will be automatically bypassed by setting the SMARTIO\_PRTx\_CTL.ENABLE¹ bit to "0": Disabled. It is also possible to bypass any I/O pin in the Port group using the SMARTIO\_PRTx\_CTL.BYPASS bits. When BYPASS bits are set to "1": Bypass, HSIOM and I/O port are connected directly.

Note that the bypass setting must be configured before enabling the Smart I/O. (SMARTIO\_PRTX\_CTL.ENABLE set to "1": Enabled)

**Table 1** shows the description of the SMARTIO\_PRTX\_CTL register for bypass setting. See the **Registers TRM** for details.

Table 1 Register for Bypass Setting

| Register         | Bit Field    | Setting                                                  |
|------------------|--------------|----------------------------------------------------------|
| SMARTIO_PRTx_CTL | BYPASS [7:0] | Bypass Smart I/O                                         |
|                  |              | '0': No bypass (Smart I/O is present in the signal path) |
|                  |              | '1': Bypass (Smart I/O is absent in the signal path)     |
|                  | ENABLED [31] | Enable Smart I/O                                         |
|                  |              | 0: Disabled (Signals are bypassed: default)              |
|                  |              | 1: Enabled (Should only be set to '1' when Smart I/O is  |
|                  |              | completely configured.)                                  |

<sup>&</sup>lt;sup>1</sup> Subscripts x in register names used in this sentence are Port number.



### Structure of Smart I/O

#### 2 Structure of Smart I/O

Figure 2 shows the block diagram of Smart I/O. Smart I/O is positioned in the signal path between the HSIOM and the I/O port.



Figure 2 Block Diagram of Smart I/O

The Smart I/O consists of the following components:

- Clock and reset
- Synchronizer (Sync)
- 3-input lookup tables (LUT3 [x]): x = 0 to 7
- Data unit (DU)

Smart I/O is implemented for the specified I/O cell. Smart I/O can provide programmable signals to HSIOM and I/O port with a combination of these components. See the Package Pin List and Alternate Functions of **Device Datasheet** for details on the I/O port that can be used as Smart I/O.

The io\_data\_in [7:0] is the input signal from the I/O port, while the chip\_data [7:0] is the input signal from HSIOM. These signals are input to Smart I/O via the Sync components (synchronizer). The smartio\_data [7:0] is the output signal from Smart I/O. These signals are routed or modified by Smart I/O and output to the I/O port or HSIOM.

The clk\_block is used for all components in Smart I/O. The clk\_block can be selected from the I/O port input signals (io\_data\_in [7:0]), HSIOM input signals (chip\_data [7:0]), clk\_smartio, and clk\_lf. The clk\_smartio is derived from the system clock (clk\_sys/CLK\_HF) using a peripheral clock divider, and the clk\_smartio is input in the Clock and Reset block. See the Clocking system chapter of Architecture TRM for details on clk\_smartio and clk\_lf.

Eight lookup tables (LUT3 [x]) are implemented for each Smart I/O unit. LUT3 [x] can provide the programmable output, and it can decide the connection of signals between HSIOM and the I/O port. This means that the eight lookup tables offer a flexible routing combination of input channel and output.



### Structure of Smart I/O

The data unit can provide enhanced functionality for the output signal. Clock and Reset block is used to synchronize the signals of HSIOM, I/O port, and each block in Smart I/O. Synchronizer controls the synchronization/asynchronization of the HSIOM input and the I/O port input.

#### 2.1 **Clock and Reset**

Smart I/O can provide reset signals and clock selection. Figure 3 shows the selection logic of the configuration of clock and reset.



Figure 3 **Functional Image of Clock and Reset Setting** 

When io\_data\_in [7:0] and chip\_data [7:0] are selected as the clock source, the clocks have no associated reset. When clk\_smartio is selected as the clock source, either rst\_sys\_act\_n or rst\_sys\_dpslp\_n can be used depending on the operating power mode: Active or DeepSleep. When clk lf is selected as the clock source, rst\_lf\_dpslp\_n can be used. The clock (clk\_block) and reset (rst\_block\_n) can be set by the SMARTIO PRTx CTL.CLOCK SRC [12:8] register.

The following clock sources are available for selection:

- io\_data\_in [7:0]: These are I/O port input signals.
- chip\_data [7:0]: These are HSIOM input signals.
- clk\_smartio: This clock is derived from the system clock clk\_sys/CLK\_HF.
- clk\_lf: This clock is a low-frequency system clock. This clock is only available in DeepSleep mode.

The following reset sources are available for selection:

- rst\_sys\_act\_n: Smart I/O is active only in Active power mode with the clock from the peripheral divider.
- rst\_sys\_dpslp\_n: Smart I/O is active in all power modes except in DeepSleep mode with the clock from the peripheral divider.
- rst\_lf\_dpslp\_n: Smart I/O is active in all power modes with the clock from ILO.



### Structure of Smart I/O

Table 2 shows the configuration of the SMARTIO PRTX CTL.CLOCK SRC [12:8] register. See the Registers **TRM** for details.

Table 2 **Register for Clock and Reset Setting** 

| Register         | Bit Field        | Setting                                                                            |
|------------------|------------------|------------------------------------------------------------------------------------|
| SMARTIO_PRTx_CTL | CLOCK_SRC [12:8] | Clock (clk_block)/Reset (rst_block_n) source selection:                            |
|                  |                  | • 0 7: io_data_in[0]/1 io_data_in[7]/'1'                                           |
|                  |                  | • 8 15: chip_data[0]/1chip_data[7]/'1'                                             |
|                  |                  | • 16: clk_smartio/rst_sys_act_n                                                    |
|                  |                  | • 17: clk_smartio/rst_sys_dpslp_n                                                  |
|                  |                  | • 19: clk_lf/rst_lf_dpslp_n                                                        |
|                  |                  | • 20 30: Clock source is a constant '0'.                                           |
|                  |                  | • 31: asynchronous mode/"1". Select this when a clockless operation is configured. |

#### 2.2 **Synchronizer**

Each input signal at the I/O port and HSIOM can be used either in synchronous or asynchronous mode. The synchronizer synchronizes the input signal with the Smart I/O clock (clk\_block).

**Table 3** shows synchronizer setting register and configuration. See the **Registers TRM** for details.

Table 3 **Register for Synchronizer Setting** 

| Register              | Bit Field           | Setting                                                        |
|-----------------------|---------------------|----------------------------------------------------------------|
| SMARTIO_PRTx_SYNC_CTL | IO_SYNC_EN [7:0]    | Synchronization of the io_data_in [7:0] signals with clk_block |
|                       |                     | 0: No synchronization                                          |
|                       |                     | 1: Synchronization                                             |
|                       | CHIP_SYNC_EN [15:8] | Synchronization of the chip_data [7:0] signals with clk_block  |
|                       |                     | 0: No synchronization                                          |
|                       |                     | 1: Synchronization                                             |

#### 2.3 3-Inputs Lookup Tables (LUT3 [x])

Each LUT3 [x] has three inputs and one output. All inputs (Tr0\_in, Tr1\_in, Tr2\_in) of each LUT3 [x] block should be selected. If there is only one input operation, provide the input to all three input sources (Tr0\_in, Tr1\_in, Tr2\_in). Each LUT3 [x] takes three input signals and generates an output based on the configuration set in register. Figure 4 shows the basic block diagram of each LUT3 [x]. The output pattern can be set by the register.



Figure 4 LUT3 [x] Block Diagram



### Structure of Smart I/O

# 2.3.1 LUT3 [x] Output Configuration

Output signal (Tr\_out) of LUT3 [x] can be programmed using SMARTIO\_PRTx\_LUT\_CTLy.LUT[7:0]¹ based on three input sources (Tr2\_in, Tr1\_in, Tr0\_in). Table 4 shows example of setting each LUT3 [x].

Table 4 LUT3 [x] Output Setting

| Tr 2_in | Tr 1_in | Tr 0_in | Tr_out | Tr_out (Example 1) | Tr_out (Example 2) |
|---------|---------|---------|--------|--------------------|--------------------|
| 0       | 0       | 0       | Α      | 0                  | 0                  |
| 0       | 0       | 1       | В      | 0                  | 0                  |
| 0       | 1       | 0       | С      | 0                  | 1                  |
| 0       | 1       | 1       | D      | 0                  | 0                  |
| 1       | 0       | 0       | Е      | 1                  | 1                  |
| 1       | 0       | 1       | F      | 1                  | 0                  |
| 1       | 1       | 0       | G      | 1                  | 0                  |
| 1       | 1       | 1       | Н      | 1                  | 0                  |

Eight output patterns (A to H) are generated for three input signals. Each output from A to H is a Boolean value of 0 or 1. This output pattern value [H, G, F, E, D, C, B, A] is set in the LUT [7:0].

In case of example 1, the output pattern is [H, G, F, E, D, C, B, A] = [1, 1, 1, 1, 0, 0, 0, 0, 0]. Therefore, the value "0xF0" is set to LUT [7:0]. Also, in the case of example 2, the output pattern is [H, G, F, E, D, C, B, A] = [0, 0, 0, 1, 0, 1, 0, 0]. Therefore, the set value is "0x14" to LUT [7:0].

Table 5 shows the SMARTIO\_PRTx\_LUT\_CTLy.LUT [7:0] register for LUT3 [x] output setting. See the Registers TRM for details.

Table 5 Register for Setting the Output from LUT3 [x]

| Register              | Bit Field | Setting                                                                                                                                                                                                                                       |
|-----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMARTIO_PRTx_LUT_CTLy | LUT [7:0] | LUT3 [x] configuration. Depending on the LUT opcode (LUT_OPC), internal state and LUT3 [x] input signals tr0_in, tr1_in, and tr2_in, the LUT3 [x] configuration is used to determine the LUT3[x] output signal and the next sequential state. |

# 2.3.2 LUT3 [x] Input Selection

The input sources (Tr0\_in, Tr1\_in, Tr2\_in) of each LUT3 [x] can be selected from the following:

- Data unit output
- Other LUT3 [x] output signal (Tr\_out)
- Input signal from HSIOM (chip\_data [7:0])
- Input signal from I/O port (io\_data\_in [7:0])

LUT3[7] to LUT3[4] operate on io\_data/chip\_data[7] to io\_data/chip\_data[4], whereas LUT3[3] to LUT3[0] operate on io\_data/chip\_data[3] to io\_data/chip\_data[0].

<sup>&</sup>lt;sup>1</sup> Subscripts y in register names used in this sentence are LUT3 number.



### **Structure of Smart I/O**

The input sources can be configured with LUT\_TR0\_SEL [3:0], LUT\_TR1\_SEL [11:8], and LUT\_TR2\_SEL [19:16] in the SMARTIO\_PRTx\_LUT\_SELy register. Table 6 shows the SMARTIO\_PRTx\_LUT\_SELy register and input selection setting. Note that Data Unit output can only be input to tr0\_in. See the **Registers TRM** for details.

Table 6 Register for LUT3 [x] Input Source Setting

| Table 6 Register for LUT3 [x] Input Source Setting |                      |                                                                                                   |  |
|----------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------|--|
| Register                                           | Bit Field            | Setting                                                                                           |  |
| SMARTIO_PRTx_LUT_SELy                              | LUT_TR0_SEL [3:0]    | LUT3 [x] input signal tr0_in source selection:                                                    |  |
|                                                    |                      | 0: Data unit output                                                                               |  |
|                                                    |                      | 1: LUT3 [1] output                                                                                |  |
|                                                    |                      | 2: LUT3 [2] output                                                                                |  |
|                                                    |                      | 3: LUT3 [3] output                                                                                |  |
|                                                    |                      | 4: LUT3 [4] output                                                                                |  |
|                                                    |                      | 5: LUT3 [5] output                                                                                |  |
|                                                    |                      | 6: LUT3 [6] output                                                                                |  |
|                                                    |                      | 7: LUT3 [7] output                                                                                |  |
|                                                    |                      | 8: chip_data [0] (for LUT3 [0], [1], [2], [3]); chip_data [4] (for LUT3 [4], [5], [6], [7])       |  |
|                                                    |                      | 9: chip_data [1] (for LUT3 [0], [1], [2], [3]); chip_data [5] (for LUT3 [4], [5], [6], [7])       |  |
|                                                    |                      | 10: chip_data [2] (for LUT3 [0], [1], [2], [3]); chip_data                                        |  |
|                                                    |                      | [6] (for LUT3 [4], [5], [6], [7])                                                                 |  |
|                                                    |                      | 11: chip_data [3] (for LUT3 [0], [1], [2], [3]); chip_data                                        |  |
|                                                    |                      | [7] (for LUT3 [4], [5], [6], [7])                                                                 |  |
|                                                    |                      | 12: io_data_in [0] (for LUT3 [0], [1], [2], [3]);                                                 |  |
|                                                    |                      | io_data_in [4] (for LUT3 [4], [5], [6], [7])                                                      |  |
|                                                    |                      | 13: io_data_in [1] (for LUT3 [0], [1], [2], [3]);<br>io_data_in [5] (for LUT3 [4], [5], [6], [7]) |  |
|                                                    |                      | 14: io_data_in [2] (for LUT3 [0], [1], [2], [3]);                                                 |  |
|                                                    |                      | io_data_in [6] (for LUT3 [4], [5], [6], [7])                                                      |  |
|                                                    |                      | 15: io_data_in [3] (for LUT3 [0], [1], [2], [3]);                                                 |  |
|                                                    |                      | io_data_in [7] (for LUT3 [4], [5], [6], [7])                                                      |  |
|                                                    | LUT_TR1_SEL [11:8] / | LUT3 [x] input signal tr1_in / tr2_in source selection:                                           |  |
|                                                    | LUT_TR2_SEL [19:16]  | 0: LUT3 [0] output                                                                                |  |
|                                                    |                      | 1: LUT3 [1] output                                                                                |  |
|                                                    |                      | 2: LUT3 [2] output                                                                                |  |
|                                                    |                      | 3: LUT3 [3] output                                                                                |  |
|                                                    |                      | 4: LUT3 [4] output                                                                                |  |
|                                                    |                      | 5: LUT3 [5] output                                                                                |  |
|                                                    |                      | 6: LUT3 [6] output                                                                                |  |
|                                                    |                      | 7: LUT3 [7] output                                                                                |  |
|                                                    |                      | 8: chip_data [0] (for LUT3 [0], [1], [2], [3]); chip_data                                         |  |
|                                                    |                      | [4] (for LUT3 [4], [5], [6], [7])                                                                 |  |
|                                                    |                      | 9: chip_data [1] (for LUT3 [0], [1], [2], [3]); chip_data                                         |  |
|                                                    |                      | [5] (for LUT3 [4], [5], [6], [7])                                                                 |  |
|                                                    |                      | 10: chip_data [2] (for LUT3 [0], [1], [2], [3]); chip_data [6] (for LUT3 [4], [5], [6], [7])      |  |



### Structure of Smart I/O

| Register | Bit Field | Setting                                                                                           |
|----------|-----------|---------------------------------------------------------------------------------------------------|
|          |           | 11: chip_data [3] (for LUT3 [0], [1], [2], [3]); chip_data [7] (for LUT3 [4], [5], [6], [7])      |
|          |           | 12: io_data_in [0] (for LUT3 [0], [1], [2], [3]);<br>io_data_in [4] (for LUT3 [4], [5], [6], [7]) |
|          |           | 13: io_data_in [1] (for LUT3 [0], [1], [2], [3]);<br>io_data_in [5] (for LUT3 [4], [5], [6], [7]) |
|          |           | 14: io_data_in [2] (for LUT3 [0], [1], [2], [3]);<br>io_data_in [6] (for LUT3 [4], [5], [6], [7]) |
|          |           | 15: io_data_in [3] (for LUT3 [0], [1], [2], [3]);<br>io_data_in [7] (for LUT3 [4], [5], [6], [7]) |

Each LUT3 [x] has limited connections with input/output of HSIOM and I/O port signals. Sometimes, multiple LUT3 [x] are necessary for a complete flexible routing.

The LUT3 [x] and data unit do not include any combinatorial loops. However, when one LUT3 [x] interacts with the other or to the data unit, inadvertent combinatorial loops are possible. To overcome this limitation, the SMARTIO PRTX CTL. PIPELINE EN bit is used. When set, all outputs (LUT3 [x] and data unit) are registered before branching out to other components. **Table 7** shows PIPELINE\_EN setting. This bit is set to "1" (Enabled) to ensure low power consumption, if Smart I/O is not used. See the **Registers TRM** for details.

Table 7 PIPELINE\_EN Setting

| Register         | Bit Field        | Setting                            |
|------------------|------------------|------------------------------------|
| SMARTIO_PRTx_CTL | PIPELINE_EN [25] | Enable for pipeline register:      |
|                  |                  | 0: Disabled (Register is bypassed) |
|                  |                  | 1: Enabled (Default value)         |

#### 2.3.3 LUT3 [x] Operation

Each LUT3 [x] has the following four operations selected by a 2-bit Op Code field. The four operations are:

### Combinatorial

LUT3 [x] is purely combinatorial. Each LUT3 [x] output is the result of the LUT mapping truth table, and will only be delayed by the LUT3 [x] combinatorial path (Basic mode).



Figure 5 **Combinatorial** 



### Structure of Smart I/O

### **Gated Input 2**

LUT3 [x] input 2 is registered. Other inputs are directly connected to LUT3 [x]. The output is combinatorial (Input synchronization).



Figure 6 **Gated Input2** 

### **Gated Output**

Inputs are directly connected to LUT3 [x] and the output is registered (Output synchronization).



Figure 7 **Gated Output** 

### Set/reset flip-flop

Input signals are used to control an S/R flip-flop.



Figure 8 S/R Flip-Flop Enable

These four operations can be set with the register shown in **Table 8**. See the **Registers TRM** for details.

Table 8 Register for LUT3 [x] Mode Setting

| Register              | Bit Field     | Setting                |
|-----------------------|---------------|------------------------|
| SMARTIO_PRTx_LUT_CTLy | LUT_OPC [9:8] | 0: Combinatorial       |
|                       |               | 1: Gated Input 2       |
|                       |               | 2: Gated Output        |
|                       |               | 3: Set/reset flip-flop |



### Structure of Smart I/O

#### 2.4 **Data Unit (DU)**

Each Smart I/O block includes a data unit (DU) component. DU consists of a simple 8-bit data path. It is capable of performing simple increment, decrement, increment/decrement, shift, and AND/OR operations. DU can generate a programmable output (Tr\_out) signal based on two 8-bit data inputs that DATA0 (data0\_in [7:0]) and DATA1 (data1 in [7:0]). The internal state is captured in flip-flops. The DU behavior can be controlled by up to three input signals (Tr0\_in, Tr1\_in, Tr2\_in). Figure 9 shows the basic block diagram of Data Unit.



Figure 9 **Data Unit Block Diagram** 

#### 2.4.1 **Input Selection**

DU has up to three control input signals. These signals can be selected as input from the following.

- Constant "0"
- Constant "1"
- DU output
- LUT3 [x] outputs

The number of control signals required depends on the DU operation code.

These inputs can be configured with the SMARTIO PRTX DU SEL register. Table 9 shows the SMARTIO PRTX DU SEL register and input selection setting. See the Registers TRM for details.

Table 9 **Register for DU Inputs Source Setting** 

| Register            | Bit Field                                                       | Setting                                                                                                                                                                       |
|---------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMARTIO_PRTx_DU_SEL | DU_TR0_SEL [3:0] /<br>DU_TR1_SEL [11:8] /<br>DU_TR2_SEL [19:16] | Data unit input signal "tr0_in" / "tr1_in" / "tr2_in" source selection:  0: Constant '0'  1: Constant '1'  2: Data unit output  3- 10: LUT3 [x] outputs  Otherwise: Undefined |

DATA 0 and DATA 1 use input data for DU logic to be initialized. These data can be selected from the following:

- Constant 0x00
- io\_data\_in [7:0]
- chip\_data\_in [7:0]
- DATA [7:0] bits of SMARTIO\_PRTx\_DATA register

The data width handled by the data unit can be changed between 1 bit and 8 bits. Table 10 shows the configuration registers for input data to DU.



### **Structure of Smart I/O**

Table 10 **Register for DU Data Setting** 

| Register            | Bit Field                                            | Setting                                                                                                                                                              |
|---------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMARTIO_PRTx_DU_SEL | DU_DATA0_SEL<br>[25:24] /<br>DU_DATA1_SEL<br>[29:28] | Data unit input data "data0_in" / "data1_in" source selection: 0: 0x00 1: chip_data [7:0]. 2: io_data_in [7:0]. 3: SMARTIO_PRTx_DATA.DATA [7:0] MMIO register field. |
| SMARTIO_PRTx_DATA   | DATA [7:0]                                           | Data unit input data source                                                                                                                                          |
| SMARTIO_PRTx_DU_CTL | DU_SIZE [2:0]                                        | Size/width of the data unit (in bits) is DU_SIZE+1.                                                                                                                  |

#### 2.4.2 **Operation of Data Unit**

The DU operation is defined by SMARTIO\_PRTx\_DU\_CTL.DU\_OPC [11:8]. Table 11 shows the configuration registers for DU operation code setting. See the **Registers TRM** for details.

**DU Operation Code Configuration** Table 11

| Register            | Bit Field     | Setting                                             |
|---------------------|---------------|-----------------------------------------------------|
| SMARTIO_PRTx_DU_CTL | DU_OPC [11:8] | Data unit opcode specifies the data unit operation: |
|                     |               | "1": INCR                                           |
|                     |               | "2": DECR                                           |
|                     |               | "3": INCR_WRAP                                      |
|                     |               | "4": DECR_WRAP                                      |
|                     |               | "5": INCR_DECR                                      |
|                     |               | "6": INCR_DECR_WRAP                                 |
|                     |               | "7": ROR                                            |
|                     |               | "8": SHR                                            |
|                     |               | "9": AND_OR                                         |
|                     |               | "10": SHR_MAJ3                                      |
|                     |               | "11": SHR_EQL                                       |
|                     |               | Otherwise: Undefined                                |
|                     |               | Default Value: Undefined                            |

Table 12 shows each DU operation.

The 'Operation' column in Table 12 shows the operation outline and the pseudo code. In the pseudo code, "Combinational:" indicates that the operations are independent of previous output states. "Registered:" indicates that data operates on inputs and previous output states (registered using flip-flops).



# Structure of Smart I/O

#### **DU Operation** Table 12

| Operation Code     | Operation                                                         |                                             |  |
|--------------------|-------------------------------------------------------------------|---------------------------------------------|--|
| DU OPC [11:8] = 1: | INCR increments data by 1 from an initi                           | al value (DATA 0) until it reaches a final  |  |
| INCR               | value (DATA 1).                                                   |                                             |  |
|                    | value (5/11/12).                                                  |                                             |  |
|                    | du cigo - Cigo - 1                                                |                                             |  |
|                    | <pre>du_size = Size - 1 mask = (1 &lt;&lt; (DU SIZE+1)) - 1</pre> |                                             |  |
|                    | data eql data1 = (data & mask)                                    | == DATA1 & mack                             |  |
|                    | data_eqi_datai = (data & mask)                                    | DATAI & Mask                                |  |
|                    | Combinational:                                                    |                                             |  |
|                    | Tr out = data eql data1                                           | Tr0_in → rst Tr1_in → en → Tr_out           |  |
|                    | l li_out uata_cqi_uatai                                           |                                             |  |
|                    |                                                                   | clk_block —> clk                            |  |
|                    | Registered:                                                       |                                             |  |
|                    | data <= data;                                                     |                                             |  |
|                    | if (TrO_in)                                                       |                                             |  |
|                    | data <= DATA0 & mask;                                             |                                             |  |
|                    | else if (Tr1_in)                                                  | ) data. (data   1) c maala.                 |  |
|                    |                                                                   | data: (data + 1) & mask;                    |  |
| DU_OPC [11:8] = 2: | DECR decrements data from an initial v                            | alue (DATA 0) until it reaches '0'.         |  |
| DECR               |                                                                   |                                             |  |
|                    | du_size = Size - 1                                                |                                             |  |
|                    | mask = (1 << (DU_SIZE+1)) - 1                                     |                                             |  |
|                    | $data_eql_0 = (data \& mask) ==$                                  | 0                                           |  |
|                    |                                                                   |                                             |  |
|                    | Combinational:                                                    |                                             |  |
|                    | <pre>Tr_out = data_eql_0</pre>                                    | Tr0_in → rst Tr1_in → en                    |  |
|                    |                                                                   | clk_block → Clk                             |  |
|                    | Registered:                                                       | CIK_DIOCK                                   |  |
|                    | data <= data;                                                     |                                             |  |
|                    | if (TrO in)                                                       |                                             |  |
|                    | data <= DATA0 & mask;                                             |                                             |  |
|                    | else if (Tr1 in)                                                  |                                             |  |
|                    | data <= data eql 0 ? da                                           | ita: (data - 1) & mask;                     |  |
| DU OPC [11:8] = 3: |                                                                   | out instead of stopping at DATA 1, it wraps |  |
| INCR_WRAP          | around to DATA 0.                                                 | at motera of stopping at 27th 12, it maps   |  |
| _                  |                                                                   |                                             |  |
|                    | du size = Size - 1                                                |                                             |  |
|                    | mask = (1 << (DU SIZE+1)) - 1                                     |                                             |  |
|                    | data eql data1 = (data & mask)                                    | == DATA1 & mask                             |  |
|                    | data_eqi_aatai (aata a mask)                                      | Diffif w mask                               |  |
|                    | Combinational:                                                    |                                             |  |
|                    |                                                                   |                                             |  |
|                    | Tr_out = data_eql_data1                                           | Tr0_in → rst                                |  |
|                    |                                                                   | Tr1_in → en → Tr_out                        |  |
|                    | Registered:                                                       | clk_block> clk                              |  |
|                    | data <= data;                                                     |                                             |  |
|                    | if (Tr0_in)                                                       |                                             |  |
|                    | data <= DATA0 & mask;                                             |                                             |  |
|                    | else if (Tr1_in)                                                  |                                             |  |



| Operation Code                  | Operation                                                                                                                                                                           |  |  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                 | data <= data_eql_data1? DATA0 & mask: (data + 1) & mask;                                                                                                                            |  |  |
| DU_OPC [11:8] = 4:<br>DECR_WRAP | DECR_WRAP works similar to DECR. Instead of stopping at '0', it wraps around to DATA0.                                                                                              |  |  |
|                                 | du size = Size - 1                                                                                                                                                                  |  |  |
|                                 | mask = (1 << (DU SIZE+1)) - 1                                                                                                                                                       |  |  |
|                                 | data eql 0 = (data & mask) == 0                                                                                                                                                     |  |  |
|                                 |                                                                                                                                                                                     |  |  |
|                                 | Combinational:                                                                                                                                                                      |  |  |
|                                 | Tr_out = data_eql_0                                                                                                                                                                 |  |  |
|                                 | Registered:                                                                                                                                                                         |  |  |
|                                 | data <= data;                                                                                                                                                                       |  |  |
|                                 | if (TrO_in)                                                                                                                                                                         |  |  |
|                                 | data <= DATAO & mask;                                                                                                                                                               |  |  |
|                                 | else if (Tr1_in)                                                                                                                                                                    |  |  |
|                                 | data <= data_eql_0? DATA0 & mask: (data + 1) & mask;                                                                                                                                |  |  |
| DU_OPC [11:8] = 5: INCR_DECR    | INCR_DECR is a combination of INCR and DECR. Depending on the trigger signals, it either starts incrementing or decrementing. Increment stops at DATA 1 and decrement stops at '0'. |  |  |
|                                 | du size = Size - 1                                                                                                                                                                  |  |  |
|                                 | mask = (1 << (DU SIZE+1)) - 1                                                                                                                                                       |  |  |
|                                 | data eql 0 = (data & mask) == 0                                                                                                                                                     |  |  |
|                                 | data_eql_data1 = (data & mask) == DATA1 & mask                                                                                                                                      |  |  |
|                                 | Combinational:  Tr0 in → rst                                                                                                                                                        |  |  |
|                                 | Tr_out = data_eql_data1   data                                                                                                                                                      |  |  |
|                                 | Registered:                                                                                                                                                                         |  |  |
|                                 | data <= data;                                                                                                                                                                       |  |  |
|                                 | if (TrO_in)                                                                                                                                                                         |  |  |
|                                 | data <= DATA0 & mask;                                                                                                                                                               |  |  |
|                                 | else if (Tr1_in)                                                                                                                                                                    |  |  |
|                                 | <pre>data &lt;= data_eql_data1? data: (data + 1) &amp; mask;</pre>                                                                                                                  |  |  |
|                                 | else if (Tr2_in)                                                                                                                                                                    |  |  |
|                                 | data <= data_eql_0? data: (data - 1) & mask;                                                                                                                                        |  |  |



| Operation Code                    | Operation                                                                                                                 |  |  |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| DU_OPC [11:8] = 6: INCR_DECR_WRAP | INCR_DECR_WRAP has the same functionality as INCR_DECR with wrap around to DATA 0 on reaching the limits (DATA 1 or '0'). |  |  |
|                                   | du_size = Size - 1                                                                                                        |  |  |
|                                   | mask = (1 << (DU_SIZE+1)) - 1<br>data eql 0 = (data & mask) == 0                                                          |  |  |
|                                   | data_eql_data1 = (data & mask) == DATA1 & mask                                                                            |  |  |
|                                   | Combinational:                                                                                                            |  |  |
|                                   | Tr_out = data_eql_data1   da+a eql_fro_in - rst Tr_in - en_increment Trz_in - en_decrement                                |  |  |
|                                   | Registered: clk_block -> clk                                                                                              |  |  |
|                                   | data <= data;                                                                                                             |  |  |
|                                   | if (TrO_in)                                                                                                               |  |  |
|                                   | data <= DATAO & mask;                                                                                                     |  |  |
|                                   | else if (Tr1_in)                                                                                                          |  |  |
|                                   | <pre>data &lt;= data_eql_data1? DATA0 &amp; mask: (data + 1) &amp; mask;</pre>                                            |  |  |
|                                   | else if (Tr2 in)                                                                                                          |  |  |
|                                   | data <= data eql 0 ? DATAO & mask: (data - 1) & mask;                                                                     |  |  |
| DU OPC [11:8] = 7:                |                                                                                                                           |  |  |
| ROR                               | POR rotates the data right and the LSB is sent out. The data for rotation is take from DATA 0.                            |  |  |
|                                   | HOHIDATAO.                                                                                                                |  |  |
|                                   |                                                                                                                           |  |  |
|                                   | du_size = Size - 1                                                                                                        |  |  |
|                                   | mask = (1 << (DU_SIZE+1)) - 1                                                                                             |  |  |
|                                   |                                                                                                                           |  |  |
|                                   | Combinational:                                                                                                            |  |  |
|                                   | Tr_out = data [0]                                                                                                         |  |  |
|                                   | Tr0_in → load                                                                                                             |  |  |
|                                   | Registered: Tr1_in → en → Tr_out                                                                                          |  |  |
|                                   | data <= data; clk_block → clk                                                                                             |  |  |
|                                   | if (TrO_in)                                                                                                               |  |  |
|                                   | data <= DATA0 & mask;                                                                                                     |  |  |
|                                   | else if (Tr1_in) {                                                                                                        |  |  |
|                                   | data <= data [7:1] & mask;                                                                                                |  |  |
|                                   | data [du_size] <= data [0]                                                                                                |  |  |
|                                   | ] }                                                                                                                       |  |  |



| Operation Code               | Operation                                                                            |  |  |
|------------------------------|--------------------------------------------------------------------------------------|--|--|
| DU_OPC [11:8] = 8:           | SHIR performs the shift register operation. Initial data (DATA 0) is shifted out and |  |  |
| SHIR                         | data on tr2_in is shifted in.                                                        |  |  |
|                              | du_size = Size - 1                                                                   |  |  |
|                              | mask = (1 << (DU_SIZE+1)) - 1                                                        |  |  |
|                              | Combinational:                                                                       |  |  |
|                              | <pre>Tr_out = data [0]</pre>                                                         |  |  |
|                              | Registered: TrO_in → load                                                            |  |  |
|                              | data <= data;  Tr1_in → en Tr2_in → shift_in                                         |  |  |
|                              | if (TrO_in) clk_block -> clk                                                         |  |  |
|                              | data <= DATA0 & mask;                                                                |  |  |
|                              | else if (Tr1 in) {                                                                   |  |  |
|                              | data <= data [7:1] & mas.,                                                           |  |  |
|                              | data [du size] <= Tr2                                                                |  |  |
|                              | }                                                                                    |  |  |
| DU_OPC [11:8] = 9:<br>AND_OR | ANDs data1 and data0 along with mask; then, ORs all bits of the ANDed output         |  |  |
|                              | du size = Size - 1                                                                   |  |  |
|                              | mask = (1 << (DU SIZE+1)) - 1                                                        |  |  |
|                              |                                                                                      |  |  |
|                              | Combinational:                                                                       |  |  |
|                              | Tr_out =   (data & DATA1 & mask)                                                     |  |  |
|                              | Tr0_in → load → Tr_out                                                               |  |  |
|                              | Registered:                                                                          |  |  |
|                              | data <= data;                                                                        |  |  |
|                              | if (TrO_in)                                                                          |  |  |
|                              | data <= DATA0 & mask;                                                                |  |  |



| Operation Code                                  | Operation                                                                                                                                                                                                                                                                                                  |  |  |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DU_OPC [11:8] = 10:<br>SHR_MAJ3 (Majority<br>3) | SHR_MAJ3 performs the same functionality as SHR. Instead of sending the shifted-<br>out value, it sends a '1', if at least two samples are high in the last three<br>samples/shifted-out values of data [0]. Otherwise, it sends a '0'. This function sends<br>out the majority of the last three samples. |  |  |
|                                                 | <pre>du_size = Size - 1 mask = (1 &lt;&lt; (DU_SIZE+1)) - 1</pre>                                                                                                                                                                                                                                          |  |  |
|                                                 | Combinational:  Tr_out = data == 0x03   data == 0x05   data == 0x06   data == 0x07                                                                                                                                                                                                                         |  |  |
|                                                 | Registered:  data <= data;  if (Tr0_in)  data <= DATA0 & mask;  else if (Tr1_in) {  data <= (0, data [7:1])  data [du_size] <= Tr2_in  }                                                                                                                                                                   |  |  |
| DU_OPC [11:8] = 11: SHR_EQL (Match DATA1)       | SHR_EQL performs the same operation as SHR. Instead of shift-out, the output is the comparison result (DATA 0 == DATA 1).  du_size = Size - 1 mask = (1 << (DU_SIZE+1)) - 1 data_eql_data1 = (data & mask) == DATA1 & mask                                                                                 |  |  |
|                                                 | <pre>Combinational:    Tr_out = data_eql_data1</pre>                                                                                                                                                                                                                                                       |  |  |
|                                                 | Registered:  data <= data;  if (Tr0_in)  data <= DATA0 & mask;  else if (Tr1_in) {  data <= (0, data [7:1]) &  data [du_size] <= Tr2_in  }                                                                                                                                                                 |  |  |



### **Smart I/O Configuration**

#### **Smart I/O Configuration** 3

Figure 10 shows an example of the configuration flow of Smart I/O.



**Smart I/O Configuration Flow** Figure 10

When configuring Smart I/O, first initialize each component such as clock and reset, synchronizer, LUT3 [x] and DU. Before enabling Smart I/O (SMARTIO PRTX CTL.ENABLE set to "1": Enabled), all components and routing should be configured.

If Smart I/O is not used, clock selection in clock and reset component should be set to a value between 20 to 30, and PIPELINE\_EN should be set to "1", to ensure low power consumption.

Note:

(\*1) See 2 Structure of Smart I/O for ports, source and clock setting, see 2.3 3-Inputs Lookup **Tables (LUT3 [x])** for LUT3 [x] setting, and see **2.4 Data Unit (DU)** for DU setting.

(\*2) See **Table 3** for Synchronization setting.

(\*3) See **Table 1** for bypass and Smart I/O enable setting.

(\*4) See **Table 7** for PIPELINE\_EN setting.



#### **Example Configuration** 4

This section describes how to use Smart I/O using the Sample Driver Library (SDL). The code snippets in this application note are part of SDL. See Other References for the SDL.

SDL basically has a configuration part and a driver part. The configuration part mainly configures the parameter values for the desired operation. The driver part configures each register based on the parameter values in the configuration part. You can configure the configuration part according to your system.

Smart I/O can be useful for an application that involves simple logic operations for input/output signal, or the internal routing between internal HSIOM port and the I/O port. No CPU is required for these operations. This section explains how to use Smart I/O according to the use case.

In this example, CYT2B7 series is used.

### 4.1 Use case to Change Routing from I/O Pins to HSIOM by Inverting **Polarity**

This section explains an example of routing and simple logic operations by using Smart I/O.

In this use case, routing is changed to connect the input from pin 7 of Port 13 (io\_data\_in [7]) to pin 1 of HSIOM (smartio\_data [1]). In addition, the polarity of io\_data\_in [7] is inverted, and the inverted io\_data\_in [7] signal is output to smartio\_data [1]. See the Package Pin List and Alternate Functions of **Device Datasheet** for I/O port which can used Smart I/O.

Figure 11 shows the connection from the I/O port to HSIOM with signal inverting. LUT3 [1] and LUT3 [7] are used for this use case.



Figure 11 **Signal Inverting Image** 



### **Example Configuration**

Figure 12 shows the signal path of this example.



Figure 12 **Example of the Overview of Routing** 

Note that LUT3 [1] and LUT3 [7] are used. LUT3[7:4] that can use io\_data [7] as input cannot be routed to smartio\_data [1] directly. Therefore, output of LUT3 [7] must go through LTU3 [1] which can be routed to smartio\_data [1]. In this use case, LUT3 [1] inverts the input signal from LUT3 [7] and outputs it to smartio\_data [1].

Table 13 shows the truth table of LUT3 [7] and Table 14 shows the truth table of LUT3 [1]. The blue highlights in the tables indicate an invalid combination pattern.

Table 13 Look Up Table LUT3 [7]

| Tr2_in | Tr1_in | Tr0_in | Tr_out |
|--------|--------|--------|--------|
| 0      | 0      | 0      | 0      |
| 0      | 0      | 1      | 0      |
| 0      | 1      | 0      | 0      |
| 0      | 1      | 1      | 0      |
| 1      | 0      | 0      | 0      |
| 1      | 0      | 1      | 0      |
| 1      | 1      | 0      | 0      |
| 1      | 1      | 1      | 1      |



### **Example Configuration**

Table 14 Look Up Table LUT3 [1]

| Tr2_in | Tt1_in | Tr0_in | Tr_out |
|--------|--------|--------|--------|
| 0      | 0      | 0      | 1      |
| 0      | 0      | 1      | 1      |
| 0      | 1      | 0      | 1      |
| 0      | 1      | 1      | 1      |
| 1      | 0      | 0      | 1      |
| 1      | 0      | 1      | 1      |
| 1      | 1      | 0      | 1      |
| 1      | 1      | 1      | 0      |

The three inputs of LUT3 [1] are input same signal, Similarly, LUT3 [7] are input same signal. Therefore, the input pattern of LTU3s is [Tr2\_in, Tr1\_in, Tr0\_in] = [0, 0, 0] or [1, 1, 1].

LUT3 [7] does not change polarity. That is, Tr\_out is "1", when [Tr2\_in, Tr1\_in, Tr0\_in] = [1, 1, 1], and otherwise, Tr\_out = "0".

LUT3 [1] reverses polarity. That is, Tr\_out is "0", when [Tr2\_in, Tr1\_in, Tr0\_in] = [1, 1, 1], and otherwise, Tr\_out = "1".

Figure 13 shows the setting procedure for Smart I/O.



Figure 13 Setting procedure for Smart I/O

- (a) See the **Table 14** for setting pattern.
- (b) See the **Table 13** for setting pattern.



#### **Configuration and Example code** 4.1.1

Table 15 lists the parameters and Table 16 lists the functions of the configuration part in SDL for Smart I/O.

**List of Smart I/O configuration Parameters** Table 15

| Parameters             | Description                                                                                                                                                                                                                                                                                                                                                                               | Value                                                                                                  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| SMART_IO_CLK_ACTIVE    | Defines Smart I/O clock source                                                                                                                                                                                                                                                                                                                                                            | 1ul (Select Active clock source)                                                                       |
| CY_SMARTIO_CLK_INV     | Defines Smart I/O clock                                                                                                                                                                                                                                                                                                                                                                   | PCLK_SMARTIO13_CLOCK                                                                                   |
| SMART_IO_PORT          | Defines Smart IO port                                                                                                                                                                                                                                                                                                                                                                     | SMARTIO_PRT13 (It is assigned to Smar I/O Port13)                                                      |
| SMARTIO_BYPASS_CH_MASK | Defines Bypass channel mask io_data_in [7] to smartio_data [7]: No bypass io_data_in [6] to smartio_data [6]: Bypass io_data_in [5] to smartio_data [5]: Bypass io_data_in [4] to smartio_data [4]: Bypass io_data_in [3] to smartio_data [3]: Bypass io_data_in [2] to smartio_data [2]: Bypass io_data_in [1] to smartio_data [1]: No bypass io_data_in [0] to smartio_data [0]: Bypass | Ox7Dul (See <b>Table 1</b> )  No use Smart IO for io_data_in [6]  to io_data_in [2] and io_data_in [0] |
| SMARTIO_IOSYNC_CH_MASK | Defines IO sync channel mask                                                                                                                                                                                                                                                                                                                                                              | 0x00ul (See <b>Table 3</b> )                                                                           |
| LUT_IP_BUTTON_PORT     | Defines input port for LUT3[7] input                                                                                                                                                                                                                                                                                                                                                      | CY_BUTTON2_PORT (It is assigned to GPIO Port 13)                                                       |
| LUT_IP_BUTTON_PIN      | Defines input port pin for LUT3[7] input                                                                                                                                                                                                                                                                                                                                                  | CY_BUTTON2_PIN (It is assigned to GPIO Port 7 pin)                                                     |
| LUT_IP_BUTTON_PIN_MUX  | Configures input port pin function                                                                                                                                                                                                                                                                                                                                                        | CY_BUTTON2_PIN_MUX (It is assigned to GPIO)                                                            |
| CY_SMARTIO_LUTTR_IO    | Selects LUT3[7] input                                                                                                                                                                                                                                                                                                                                                                     | CY_SMARTIO_LUTTR_IO7                                                                                   |
| LUT_INV_OUT_PORT       | Defines output port for LUT3[7] input                                                                                                                                                                                                                                                                                                                                                     | P13_1_PORT (It is assigned to GPIO Port 13)                                                            |
| LUT_INV_OUT_PIN        | Defines output port pin for LUT3[7] input                                                                                                                                                                                                                                                                                                                                                 | P13_1_PIN (It is assigned to GPIO Port 1 pin)                                                          |
| LUT_INV_OUT_PIN_MUX    | Configures output port pin function                                                                                                                                                                                                                                                                                                                                                       | P13_1_GPIO (It is assigned to GPIO)                                                                    |
| LUTx_OUT_MAP           | LUT3[7] output pattern                                                                                                                                                                                                                                                                                                                                                                    | 0x80ul (See <b>Table 13</b> .)                                                                         |
| LUTx_INV_OUT_MAP       | LUT3[1] output pattern                                                                                                                                                                                                                                                                                                                                                                    | 0x7Ful (See <b>Table 14</b> .)                                                                         |
| LUTx_LOGIC_OPCODE      | Select LUT3 Operation Mode                                                                                                                                                                                                                                                                                                                                                                | CY_SMARTIO_LUTOPC_COMB (It is assigned to Combinatorial)                                               |



# **Example Configuration**

| Parameters                | Description                                                                      | Value                                                                |
|---------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------|
| CY_SYSCLK_DIV_16_BIT      | Selects Divider Type to 16-bit divider                                           | 1ul                                                                  |
| CY_SMARTIO_ENABLE         | Sets to Smart I/O and Pipeline enable                                            | 1ul                                                                  |
| CY_SMARTIO_DISABLE        | Sets to Smart I/O and Pipeline<br>Disable                                        | Oul                                                                  |
| CY_SMARTIO_DEINIT         | Resets the Smart I/O to default value                                            | Oul                                                                  |
| CY_SMARTIO_CHANNEL_ALL    | Sets to all pin Smart I/O bypass                                                 | 0xfful                                                               |
| CY_SMARTIO_CLK_DIVACT     | Selects the source clock to clk_smartio/rst_sys_act_n. See Table 2.              | 16ul                                                                 |
| CY_SMARTIO_CLK_GATED      | Selects the source clock to Clock source is a constant '0'. See <b>Table 2</b> . | 20ul                                                                 |
| CY_SMARTIO_CLK_ASYNC      | Selects the source clock to asynchronous mode/"1". See Table 2.                  | 31ul                                                                 |
| CY_SMARTIO_LUTTR_LUT7_OUT | Selects LUT3[1] input                                                            | 7ul (It is assigned to LUT3[7] output. See <b>Table 6</b> .)         |
| CY_SMARTIO_LUTTR_IO7      | Selects LUT3[7] input                                                            | 15ul (It is assigned to io_data_in [7] output. See <b>Table 6</b> .) |
| smart_io_cfg.clkSrc       | Source clock setting                                                             | CY_SMARTIO_CLK_DIVACT                                                |
| smart_io_cfg.bypassMask   | Configures bypass setting                                                        | SMARTIO_BYPASS_CH_MASK                                               |
| smart_io_cfg.ioSyncEn     | Configures Synchronizer setting                                                  | SMARTIO_IOSYNC_CH_MASK                                               |
| lutCfgLut1.opcode         | Configures LUT3[1] Operation Mode setting                                        | LUTx_LOGIC_OPCODE                                                    |
| lutCfgLut1.lutMap         | Configures LUT3[1] output pattern setting                                        | LUTx_INV_OUT_MAP                                                     |
| lutCfgLut1.tr0            | Configures LUT3[1] tr0 input                                                     | CY_SMARTIO_LUTTR_LUT7_OUT                                            |
| lutCfgLut1.tr1            | Configures LUT3[1] tr1 input                                                     | CY_SMARTIO_LUTTR_LUT7_OUT                                            |
| lutCfgLut1.tr2            | Configures LUT3[1] tr2 input                                                     | CY_SMARTIO_LUTTR_LUT7_OUT                                            |
| lutCfgLut7.opcode         | Configures LUT3[7] Operation<br>Mode setting                                     | LUTx_LOGIC_OPCODE                                                    |
| lutCfgLut7.lutMap         | Configures LUT3[7] output pattern setting                                        | CY_SMARTIO_LUTTR_IO                                                  |
| lutCfgLut7.tr0            | Configures LUT3[7] tr0 input                                                     | CY_SMARTIO_LUTTR_IO                                                  |
| lutCfgLut7.tr1            | Configures LUT3[7] tr1 input                                                     | CY_SMARTIO_LUTTR_IO                                                  |
| lutCfgLut7.tr2            | Configures LUT3[7] tr2 input                                                     | CY_SMARTIO_LUTTR_IO                                                  |



### **Example Configuration**

Table 16 **List of Smart I/O configuration Functions** 

| Functions           | Description                                                                                 | Remarks                                                                                                                                                                               |  |
|---------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Init_IO_Pin()       | Configures GPIO Port pin                                                                    | -                                                                                                                                                                                     |  |
| Cy_SmartIO_Deinit() | Resets the Smart I/O to default values                                                      | Resets the Smart I/O registers; SMARTIO_PRTx_CTL, SMARTIO_PRTx_SYNC_CTL, SMARTIO_PRTx_LUT_SELy, SMARTIO_PRTx_LUT_CTLy, SMARTIO_PRTx_DU_SEL, SMARTIO_PRTx_DU_CTL and SMARTIO_PRTx_DATA |  |
| Init_SmartIO()      | Configures and enables Smart I/O,<br>Call for Init_SmartIO_Cfg() and<br>Cy_SmartIO_Enable() | -                                                                                                                                                                                     |  |
| Init_SmartIO_Cfg()  | Configures Smart I/O setting – structure, Calls for Cy_SmartIO_Init()                       |                                                                                                                                                                                       |  |
| Cy_SmartIO_Enable() | Enable Smart I/O                                                                            | Write to PIPELINE_EN and ENABLED bit                                                                                                                                                  |  |
| Cy_SmartIO_Init()   | Configure Smart I/O register                                                                | Write to the related registers for Source clock, Bypass, Synchronizer, LUT3, and DU.                                                                                                  |  |

Code Listing 1 demonstrates an example program to change routing from I/O Pins to HSIOM by Inverting Polarity. See the **Architecture TRM** and **Application Note** for GPIO and clock configuration.

The following description will help you understand the register notation of the driver part of SDL:

- base signifies the pointer to the Smart I/O register base address.
- base->unLUT\_SEL[idx].u32Register is the SMARTIO\_PRTx\_LUT\_SEL[idx] register mentioned in the Registers TRM. Other registers are also described in the same manner. "x" signifies the port suffix number and "idx" signifies the register index number.
- To improve the register setting performance, the SDL writes a complete 32-bit data to the register. Each bit field is generated and written to the register as the final 32-bit data.

```
un SMARTIO PRT CTL t workCTL= {.u32Register = 0ul};
workCTL.stcField.u1ENABLED
                              = CY SMARTIO DISABLE;
workCTL.stcField.u1PIPELINE EN = CY SMARTIO ENABLE;
workCTL.stcField.u5CLOCK SRC = CY SMARTIO CLK GATED;
workCTL.stcField.u8BYPASS
                              = CY SMARTIO CHANNEL ALL;
base->unCTL.u32Register
                              = workCTL.u32Register;
```

See cyip\_smartio\_v2.h under hdr/rev\_x/ip for more information on the union and structure representation of registers.



### **Example Configuration**

### Code Listing 1 Example to Change Routing from I/O Pins to HSIOM by Inverting Polarity

```
* Smart IO clock source selection */
                                                         Define Clock active
#define SMART_IO_CLK_ACTIVE
 * Smart IO port selections macro */
                                                               Define Smart I/O port
#define SMART_IO_PORT
                                         SMARTIO_PRT13
#define CY_SMARTIO_CLK_INV
                                         PCLK_SMARTIO13_CLOCK
                                                                          Define Smart I/O Clock
 * Bypass channel mask */
#define SMARTIO BYPASS CH MASK
                                         0x7Dul
                                                            Define Smart I/O bypass channel
/* IO sync channel mask */
#define SMARTIO_IOSYNC_CH_MASK
                                         0x00ul
                                                            Define Smart I/O sync channel mask
 * Lut input button pin configuration */
#define LUT_IP_BUTTON_PORT
#define LUT_IP_BUTTON_PIN
                                        CY_BUTTON2_PORT
                                                             /* GPIO_PRT3 */
                                                                                       Define input port to
                                         CY_BUTTON2_PIN
                                                                                       LUT3[7]
                                                             /* P13 7 GPIO */
#define LUT IP BUTTON PIN MUX
                                         CY BUTTON2 PIN MUX
                                         #define CY_SMARTIO_LUTTR_IO
 * LUT output pin configuration */
#define LUT_INV_OUT_PORT
#define LUT_INV_OUT_PIN
                                         P13_1_PIN
                                                                Define output port from LUT3[1]
#define LUT_INV_OUT_PIN_MUX
                                         P13_1_GPIO
 * LUT output map */
                                                        Define LUT3[1] and LUT3[7] output pattern
#define LUTx_OUT_MAP
#define LUTx_INV_OUT_MAP
                                         0x80ul
                                         0x7Ful
/* LUT logic circuit type macro */
                                        CY SMARTIO LUTOPC COMB .
#define LUTx LOGIC OPCODE
                                                                            Define LUT logic circuit type
#define CY SMARTIO ENABLE 1ul
#define CY_SMARTIO_DISABLE Oul
#define CY_SMARTIO_DEINIT Oul
#define CY_SMARTIO_CHANNEL_ALL 0xfful
                                         /**< All channels */
/* Button input configuration */
cy_stc_gpio_pin_config_t button_cfg =
    .out.Val
               = 0ul,
    .driveMode = CY GPIO DM HIGHZ,
               = LUT_IP_BUTTON_PIN_MUX,
    .hsiom
                                                       Configure Port for input (Port13 7pin)
               = 0ul,
    .intEdge
               = 0ul,
    .intMask
    .vtrip
               = 0ul
    .slewRate = Oul.
    .driveSel = 0ul,
} ;
cy_stc_gpio_pin_config_t inv_out_cfg =
    .outVal
               = 0ul,
    .driveMode = CY_GPIO_DM_STRONG_IN_OFF,
               = LUT_INV_OUT_PIN_MUX,
    .hsiom
                                                      Configure Port for output (Port13 1pin)
               = 0ul,
    .intEdge
    .intMask
               = 0ul.
               = 0ul,
    .vtrip
              = 0ul,
    .slewRate
int main (void)
                         Configure GPIO pin. See Code Listing 2.
    Init IO Pin();
    /* Deinit before Init */
                                            Disable all Smart I/O. See Code Listing 3.
    Cy SmartIO Deinit (SMART IO PORT);
    /* SmartIO peripheral clock divider setting */
                                                                                            (3) Configure
        Cy_SysClk_PeriphAssignDivider(CY_SMARTIO_CLK_INV, CY_SYSCLK_DIV_16_BIT, Oul);
                                                                                            peripheral Clock
        uint32_t sourceFreq = 80000000ul;
uint32_t targetFreq = 12000000ul;
        uint32_t divNum = (sourceFreq / targetFreq);
        Cy_SysClk_PeriphSetDivider(CY_SYSCLK_DIV_16_BIT, Oul, (divNum - 1ul));
        Cy_SysClk_PeriphEnableDivider(CY_SYSCLK_DIV_16_BIT, 0ul);
```



### **Example Configuration**

#### **Code Listing 1** Example to Change Routing from I/O Pins to HSIOM by Inverting Polarity

```
* Initialization call for the Smart IO */
Init_SmartIO();
                     Initialize Smart I/O. See Code Listing 4.
for(;;);
```

#### **Code Listing 2** Init\_IO\_Pin() Function

```
void Init_IO_Pin(void)
                                                                                                               Configure Port13 7pin.
     Cy_GPIO_Pin_Init(LUT_IP_BUTTON_PORT, LUT_IP_BUTTON_PIN, &button_cfg);
Cy_GPIO_Pin_Init(LUT_INV_OUT_PORT, LUT_INV_OUT_PIN, &inv_out_cfg);
                                                                                                                      Configure Port13 1pin.
```

#### **Code Listing 3** Cy\_SmartIO\_Deinit() Function

```
void Cy_SmartIO_Deinit(volatile stc_SMARTIO_PRT_t* base)
     un_SMARTIO_PRT_CTL_t workCTL= {.u32Register = 0ul};
                                                                                                         (2) Disable all Smart I/O port
     workCTL.stcField.ulenableD = CY_SMARTIO_DISABLE;
workCTL.stcField.ulpIPELINE_EN = CY_SMARTIO_ENABLE;
     workCTL.stcField.u5CLOCK_SRC = CY_SMARTIO_CLK_GATED;
workCTL.stcField.u8BYPASS = CY_SMARTIO_CHANNEL_ALL;
     base->unCTL.u32Register
                                              = workCTL.u32Register;
     base->unSYNC_CTL.u32Register = CY_SMARTIO_DEINIT;
     for(uint8_t idx = CY_SMARTIO_LUTMIN; idx < CY_SMARTIO_LUTMAX; idx++)
          base->unLUT SEL[idx].u32Register = CY SMARTIO DEINIT;
          base->unLUT_CTL[idx].u32Register = CY_SMARTIO_DEINIT;
     base->unDU_SEL.u32Register = CY_SMARTIO_DEINIT;
base->unDU_CTL.u32Register = CY_SMARTIO_DEINIT;
base->unDATA.u32Register = CY_SMARTIO_DEINIT;
```

#### **Code Listing 4** Init\_SmartIO() Function

```
void Init_SmartIO(void)
   cy_en_smartio_status_t retStatus = (cy_en_smartio_status_t)0xFF;
   retStatus = Init_SmartIO_Cfg();
                                            Configure Smart I/O. See Code Listing 5.
   if(retStatus == CY_SMARTIO_SUCCESS)
         After all the configuration, enable SMART IO *
       Cy_SmartIO_Enable(SMART_IO_PORT);-
                                              Enable Smart I/O. See Code Listing 6.
```



#### **Code Listing 5** Init\_SmartIO\_Cfg() Function

```
cy en smartio status t Init SmartIO Cfg(void)
     cy_stc_smartio_lutcfg_t lutCfgLut1;
    cy stc smartio lutcfg t lutCfgLut7;
     cy_stc_smartio_config_t smart_io_cfg;
    cy_en_smartio_status_t retStatus = (cy_en_smartio_status_t)0xFF;
     ^{\prime \star} initialize the Smart IO structure ^{\star}
    memset(&lutCfgLut1, 0, sizeof(cy_stc_smartio_lutcfg_t));
memset(&lutCfgLut7, 0, sizeof(cy_stc_smartio_lutcfg_t));
                                                                                    Clear configuration structure.
    memset(&smart_io_cfg, 0, sizeof(cy_stc_smartio_config_t));
#ifdef SMART IO CLK ACTIVE
     /* Active clock source is selected */
                                                                                                  Configure Smart I/O clock
     smart_io_cfg.clkSrc = (cy_en_smartio_clksrc_t)CY_SMARTIO_CLK_DIVACT;
#else
   /* Asynchronous clock source is selected */
   smart_io_cfg.clkSrc = (cy_en_smartio_clksrc_t)CY_SMARTIO_CLK_ASYNC;
#endif /* SMART_IO_CLK_ACTIVE */
                                                                                                  source
     /* Bypass channel mask for input and output pin */
     smart io cfg.bypassMask = SMARTIO BYPASS CH MASK;
                                                                             Configure BYPASS setting
     /* IO channel sync mask for selected pin */
     smart io cfg.ioSyncEn = SMARTIO IOSYNC CH MASK;
                                                                             Configure Synchronizer setting
     ^{\prime \star} Lut configuration for output, check description above ^{\star \prime}
     lutCfgLut1.opcode = LUTx_LOGIC_OPCODE;
     lutCfgLut1.lutMap = LUTx INV OUT MAP;
                                                                                                     Configure LUT3 [1]
     /* Lut configuration for input */
     lutCfgLut1.tr0 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT7_OUT;
    lutCfgLut1.tr1 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT7_OUT;
lutCfgLut1.tr2 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT7_OUT;
smart_io_cfg.lutCfg[LUT_INV_OUT_PIN] = &lutCfgLut1;
           LUT3[7] setting
     ^{\prime \star} Lut configuration for output, check description above ^{\star \prime}
     lutCfgLut7.opcode = LUTx_LOGIC_OPCODE;
lutCfgLut7.lutMap = LUTx_OUT_MAP;
     /* Lut configuration for input (button) */
                                                                                                        Configure LUT3 [7]
     lutCfgLut7.tr0 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_IO;
    lutCfgLut7.tr1 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_IO;
lutCfgLut7.tr2 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_IO;
     smart_io_cfg.lutCfg[LUT_IP_BUTTON_PIN] = &lutCfgLut7;
     /* Initialization of Smart IO structure */
     retStatus = Cy_SmartIO_Init(SMART_IO_PORT, &smart_io_cfg); -
                                                                                       Configure Smart I/O. See Code Listing 7.
     return retStatus;
```

#### **Code Listing 6** Cy\_SmartIO\_Enable() Function

```
void Cy_SmartIO_Enable(volatile stc_SMARTIO_PRT_t* base)
    un SMARTIO PRT CTL t workCTL = base->unCTL;
    workCTL.stcField.ulENABLED = CY_SMARTIO_ENABLE;
workCTL.stcField.ulPIPELINE_EN = CY_SMARTIO_DISABLE;
                                                                               (8) Enable Smart I/O.
    base->unCTL.u32Register
                                          = workCTL.u32Register;
```



#### **Code Listing 7** Cy\_SmartIO\_Init() Function

```
cy en smartio status t Cy SmartIO Init(volatile stc SMARTIO PRT t* base, const cy stc smartio config t* config)
     cy_en_smartio_status_t status = CY_SMARTIO_SUCCESS;
     if(NULL != config)
          un_SMARTIO_PRT_CTL_t workCTL = {.u32Register = 0u1};
workCTL.stcField.u1ENABLED = CY_SMARTIO_DISABLE;
workCTL.stcField.u1HLD_OVR = config->hldOvr;
                                                                                                                            (4) Set clock source
          workCTL.stcField.u1PIPELINE_EN = CY_SMARTIO_ENABLE;
          workCTL.stcField.u5CLOCK_SRC = config->clkSrc;
workCTL.stcField.u8BYPASS = config->bypassMask;
                                                                                                                           and bypass to Smart
                                                   = workCTL.u32Register;
          base->unCTL.u32Register
          un_SMARTIO_PRT_SYNC_CTL_t workSYNC_CTL = {.u32Register = 0u1};
workSYNC_CTL.stcField.u8IO_SYNC_EN = config->ioSyncEn;
          workSYNC_CTL.stcField.u8CHIP_SYNC_EN = config->chipSyncEn;
                                                                                                                           (5) Set synchronizer
          base->unSYNC_CTL.u32Register
                                                            = workSYNC_CTL.u32Register;
                                                                                                                           to Smart IO
           /* LUT configurations - skip if lutCfg is a NULL pointer */
          for(uint32_t i = CY_SMARTIO_LUTMIN; i < CY_SMARTIO_LUTMAX; i++)</pre>
                if(NULL != config->lutCfg[i])
                     un SMARTIO PRT LUT SEL t workLUT SET = { .u32Register = Oul };
                     workLUT_SET.stcField.u4LUT_TR0_SEL = config->lutCfg[i]->tr0;
workLUT_SET.stcField.u4LUT_TR1_SEL = config->lutCfg[i]->tr1;
                     workLUT_SET.stcField.u4LUT_TR2_SEL = config->lutCfg[i]->tr2;
                                                                                                                           (6), (7) Set LUT3
                     base->unLUT_SEL[i].u32Register
                                                                     = workLUT_SET.u32Register;
                     un_SMARTIO_PRT_LUT_CTL_t workLUT_CTL = { .u32Register = 0u1 };
workLUT_CTL.stcField.u2LUT_OPC = config->lutCfg[i]->opcode;
workLUT_CTL.stcField.u8LUT = config->lutCfg[i]->lutMap;
                     base->unLUT CTL[i].u32Register = workLUT CTL.u32Register;
           /* DU Configuration - skip if duCfg is a NULL pointer */
          if(NULL != config->duCfg)
               un_SMARTIO_PRT_DU_SEL_t workDU_SEL = {.u32Register = 0ul};
workDU_SEL.stcField.u4DU_TR0_SEL = config->duCfg->tr0;
workDU_SEL.stcField.u4DU_TR1_SEL = config->duCfg->tr1;
workDU_SEL.stcField.u4DU_TR2_SEL = config->duCfg->tr2;
                                                              = config->duCfg->tr2;
                workDU_SEL.stcField.u2DU_DATAO_SEL = config->duCfg->data0;
                workDU_SEL.stcField.u2DU_DATA1_SEL = config->duCfg->data1;
                                                                                                                            Set DU. It is ignored
                                                                = workDU_SEL.u32Register;
                base->unDU_SEL.u32Register
                                                                                                                            in this use case.
                un_SMARTIO_PRT_DU_CTL_t workDU_CTL = {.u32Register = 0ul};
workDU_CTL.stcField.u3DU_SIZE = config->duCfg->size;
workDU_CTL.stcField.u4DU_OPC = config->duCfg->opcode;
                base->unDU_CTL.u32Register
                                                         = workDU_CTL.u32Register;
                base->unDATA.stcField.u8DATA = config->duCfg->dataReg;
     else
          status = CY_SMARTIO_BAD_PARAM;
     return(status);
```



#### 4.2 Use case to Reset Detection/Stability Circuitry

This section explains how to implement a reset detection/stability circuitry on the Smart I/O. Figure 14 shows the operation of reset detection/stability.



Figure 14 **Operation of Reset Detection/Stability Circuity** 

In this use case, circuitry has two enable signals; pin\_rst\_enable and gpio\_rst\_enable. The pin\_rst\_enable is an enable signal from external circuitry and the gpio\_rst\_enable is an enable control signal by software. When both signals are enabled, the circuitry is active.

The rst\_in\_n is an external reset input with active high, and rst\_out\_n is a reset output with active high. The circuitry monitors rst\_in\_n. When rst\_in\_n is activated for a specific number of continuous cycles, the rst\_out\_n is output. A reset will be activated or released, when the operation clock selected by CLOCK\_SRC [12:8] is input continuously for 16 cycles. The source clock 80 MHz is divided by 6 to 13 MHz. Then, count 76 ns multiplied by 16 cycle, the time of reset activation or release is approximately 1.2  $\mu$ s.

The following I/O port and HSIOM signals are used:

- io\_data\_in [6] = pin\_rst\_enable; (from I/O port)
- io\_data\_in [7] = rst\_in\_n; (from I/O port)
- smartio\_data [5] = rst\_out\_n; (to I/O port)
- chip\_data [4] = gpio\_rst\_enable; (from HSIOM)

Figure 15 shows the connection and functional logic of each LUT3 [3:0] and DU in this circuity.



Logical Example of a Reset Detection/Stability Circuitry Figure 15

In this use case, four LUT3s and one DU are used.



### **Example Configuration**

LUT3 [4] is used to generate the activation signal of this circuitry from two enable signals (pin\_rst\_enable and gpio\_rst\_en). LUT 3 [6] and LUT 3 [7] are used to monitor the rst\_in\_n state and to start the counter of the DU. LUT 3 [5] detects the stabilization wait completion and outputs rst\_out\_n.

DU is used to generate reset stability wait time, and the Tr\_out of LUT3 [5] is output synchronously by gated output mode.

**Figure 16** shows the signal path of this use case.



Figure 16 Signal Path of Reset Detection/Stability Circuitry

In this use case, io\_data\_in [7:6], chip\_data [4] and smartio\_data [5] are used as input or output signals. Therefore, it can be configured with four LUT3s (LUT3 [7:4]). If smartio\_data [3] is used for rst\_out\_n, it is necessary to go through LUT3 [3]. That is, five LUT3 [x] are required for this case.

**Table 17**, **Table 18**, **Table 19**, and **Table 20** show truth table of each LUT3. The blue highlights in the tables indicate an invalid combination pattern.

Table 17 Look Up Table LUT3 [6]

| Tr2_in | Tr1_in | Tr0_in | Tr_out |
|--------|--------|--------|--------|
| 0      | 0      | 0      | 1      |
| 0      | 0      | 1      | 1      |
| 0      | 1      | 0      | 1      |
| 0      | 1      | 1      | 1      |
| 1      | 0      | 0      | 1      |
| 1      | 0      | 1      | 1      |
| 1      | 1      | 0      | 1      |
| 1      | 1      | 1      | 0      |



### **Example Configuration**

Table 18 Look Up Table LUT3 [7]

| Tr2_in | Tr1_in | Tr0_in | Tr_out |
|--------|--------|--------|--------|
| 0      | 0      | 0      | 0      |
| 0      | 0      | 1      | 0      |
| 0      | 1      | 0      | 0      |
| 0      | 1      | 1      | 1      |
| 1      | 0      | 0      | 0      |
| 1      | 0      | 1      | 1      |
| 1      | 1      | 0      | 0      |
| 1      | 1      | 1      | 0      |

Table 19 Look Up Table LUT3 [5]

| Tr2_in | Tr1_in | Tr0_in | Tr_out |  |
|--------|--------|--------|--------|--|
| 0      | 0      | 0      | 0      |  |
| 0      | 0      | 1      | 0      |  |
| 0      | 1      | 0      | 0      |  |
| 0      | 1      | 1      | 0      |  |
| 1      | 0      | 0      | 0      |  |
| 1      | 0      | 1      | 1      |  |
| 1      | 1      | 0      | 1      |  |
| 1      | 1      | 1      | 0      |  |

Table 20 Look Up Table LUT3 [4]

| Tr2_in | Tr1_in | Tr0_in | Tr_out |
|--------|--------|--------|--------|
| 0      | 0      | 0      | 0      |
| 0      | 0      | 1      | 0      |
| 0      | 1      | 0      | 0      |
| 0      | 1      | 1      | 0      |
| 1      | 0      | 0      | 0      |
| 1      | 0      | 1      | 0      |
| 1      | 1      | 0      | 0      |
| 1      | 1      | 1      | 1      |

LUT3 [6] is an inverter circuit with one input and one output, and each input of Tr0\_in, Tr1\_in and Tr2\_in is the same signal. Therefore, valid combination pattern of [Tr0\_in, Tr1\_in, Tr2\_in, Tr\_out] is [0, 0, 0, 1] or [1, 1, 1, 0]. If an invalid pattern occurs, the counter circuit is reset and rst\_out\_n keeps the current value.

LUT3 [7] has three different inputs. If the enable signal (Tr0\_in) from LUT3 [4] is valid (="1") and the rst\_in\_n state (Tr2\_in) is different from rst\_out\_n state (Tr1\_in) from LUT3 [5], "1" is output.



### **Example Configuration**

LUT3 [5] generates rst\_out\_n signal. When the enable signal (Tr2\_in) from LUT3 [4] is valid (="1") and the stability done signal (Tr0\_in) from DU is detected (stabilization wait time has passed), the current rst\_out\_n signal (Tr1\_in, Tr\_out) of LUT3 [5] is reversed.

LUT3 [4] generates the enable signal for this circuitry. It has two inputs; pin\_rst\_enable and gpio\_rst\_enable. The pin\_rst\_enable is input to Tr2\_in, and the gpio\_rst\_enable is input to Tr0\_in and Tr1\_in. Therefore, different value combination of Tr0\_in and Tr1\_in are invalid pattern. If an invalid pattern occurs, the circuitry is disabled (Tr\_out = "0").

DU operates in the INCR\_WRAP mode. This mode increments data by 1 from an initial value (DATA 0) until it reaches a final value (DATA 1). When the count value matches the final value, it wraps around to DATA 0. If rst is "1", the counter value is set to initial value.

In this mode, DU has two control signal inputs; count\_en and count\_rst. The count\_en is the input to Tr1\_in, and the count\_rst is input to Tr0\_in. DU has two counter control registers (DATA 0 and DATA 1) and one output signal (Tr\_out). DATA0 register is the initial value of the counter, and DATA1 register is final counter value.

**Table 21** shows DU configuration and input/output operation.

Table 21 **DU Operation** 

| Tr0_in (rst) | Tr1_in (en) | Operation                                                                                                                                                         | DATA 0<br>(Initial<br>value) | DATA 1<br>(Final<br>value) | Tr_out                                                                           |
|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|----------------------------------------------------------------------------------|
| 1            | 0           | INCR_WRAP:                                                                                                                                                        | 0                            | 16                         | 0 (It is the reset state)                                                        |
| 0            | 1           | Increments data by 1 from an initial value (DATA 0) until it reaches a final value (DATA 1). When count value matches the final value, it wraps around to DATA 0. |                              |                            | A single clock pulse is output when the count value is equal to the final value. |

Tr0\_in operates as "rst" and Tr1\_in operates as "en". Tr0\_in is connected to the output of LUT3 [6] and Tr1\_in is connected to the input of LUT3 [6]. When "1" is input to en, the DU starts a counter. Then, outputs the single pulse, when counter value reaches the final value.



### **Example Configuration**

**Figure 17** shows the setting procedure for Smart I/O.



Figure 17 **Setting procedure for Smart I/O** 

- (1) See the Application Note for the GPIO configuration (AN220193).
- (6) See the **Table 20** for setting pattern.
- (7) See the **Table 19** for setting pattern.
- (8) See the **Table 17** for setting pattern.
- (9) See the **Table 18** for setting pattern.



# **Example Configuration**

#### **Configuration and Example code** 4.2.1

Table 22 lists the parameters and Table 23 lists the functions of the configuration part in SDL for Smart I/O.

**List of Smart I/O configuration Parameters** Table 22

| Parameters             | Description                                   | Value                                             |
|------------------------|-----------------------------------------------|---------------------------------------------------|
| SMART_IO_CLK_ACTIVE    | Defines Smart I/O clock source                | 1ul (Select Active clock source)                  |
| CY_SMARTIO_CLK_INV     | Defines Smart I/O clock                       | PCLK_SMARTIO13_CLOCK                              |
| SMART_IO_PORT          | Defines Smart IO port                         | SMARTIO_PRT13 (It is assigned to Smar I/O Port13) |
| SMARTIO_BYPASS_CH_MASK | Defines Bypass channel mask                   | 0x0Ful (See <b>Table 1</b> )                      |
|                        | io_data_in [7] to smartio_data [7]: No bypass | No use Smart IO for                               |
|                        | io_data_in [6] to smartio_data [6]: No bypass | io_data_in [3] to                                 |
|                        | io_data_in [5] to smartio_data [5]: No bypass | io_data_in [0]                                    |
|                        | io_data_in [4] to smartio_data [4]: No bypass |                                                   |
|                        | io_data_in [3] to smartio_data [3]: Bypass    |                                                   |
|                        | io_data_in [2] to smartio_data [2]: Bypass    |                                                   |
|                        | io_data_in [1] to smartio_data [1]: Bypass    |                                                   |
|                        | io_data_in [0] to smartio_data [0]: Bypass    |                                                   |
| SMARTIO_IOSYNC_CH_MASK | Defines IO sync channel mask                  | 0x00ul (See <b>Table 3</b> )                      |
| GPIO_RST_EN_PORT       | Defines input port for LUT3[4] input          | GPIO_PRT13 (It is assigned to GPIO Port13)        |
| GPIO_RST_EN_PIN        | Defines input port pin for LUT3[4] input      | 4ul (It is assigned to GPIO<br>Port 4pin)         |
| GPIO_RST_EN_PIN_MUX    | Configures input port pin function            | P13_4_GPIO (It is assigned to GPIO)               |
| PIN_RST_EN_PORT        | Defines input port for LUT3[6] input          | GPIO_PRT13 (It is assigned to GPIO Port13)        |
| PIN_RST_EN_PIN         | Defines input port pin for LUT3[6] input      | 6ul (It is assigned to GPIO<br>Port 6 pin)        |
| PIN_RST_EN_PIN_MUX     | Configures input port pin function            | P13_6_GPIO (It is assigned to GPIO)               |
| RST_IN_PORT            | Defines input port for LUT3[7] input          | GPIO_PRT13 (It is assigned to GPIO Port 13)       |
| RST_IN_PIN             | Defines input port pin for LUT3[7] input      | 7ul (It is assigned to GPIO<br>Port 6 pin)        |
| RST_IN_PIN_MUX         | Configures input port pin function            | P13_7_GPIO (It is assigned to GPIO)               |
| RST_OUT_PORT           | Defines input port for LUT3[5] output         | GPIO_PRT13 (It is assigned to GPIO Port 13)       |
| RST_OUT_PIN            | Defines input port pin for LUT3[5] output     | 5ul (It is assigned to GPIO<br>Port 6 pin)        |
| RST_OUT_PIN_MUX        | Configures input port pin function            | P13_5_GPIO (It is assigned to GPIO)               |



# **Example Configuration**

| Parameters                    | Description                                                                      | Value                                                     |
|-------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------|
| LUT4_OUT_MAP                  | LUT3[4] output pattern                                                           | 0x80ul (See <b>Table 20</b> )                             |
| LUT5_OUT_MAP                  | LUT3[5] output pattern                                                           | 0x60ul (See <b>Table 19</b> )                             |
| LUT6_OUT_MAP                  | LUT3[6] output pattern                                                           | 0x7Ful (See <b>Table 17</b> )                             |
| LUT7_OUT_MAP                  | LUT3[7] output pattern                                                           | 0x28ul (See <b>Table 18</b> )                             |
| LUTx_LOGIC_OPCODE_COMB        | Selects LUT3 Operation Mode                                                      | CY_SMARTIO_LUTOPC_<br>COMB                                |
|                               |                                                                                  | (It is assigned to Combinatorial)                         |
| LUTx_LOGIC_OPCODE_GO          | Selects LUT3 Operation Mode                                                      | CY_SMARTIO_LUTOPC_<br>GATED_OUT                           |
| LUTx_LOGIC_OPCODE_GI2         | Selects LUT3 Operation Mode                                                      | CY_SMARTIO_LUTOPC_<br>GATED_TR2                           |
| CY_SYSCLK_DIV_16_BIT          | Selects Divider Type to 16-bit divider                                           | 1ul                                                       |
| CY_SMARTIO_ENABLE             | Sets to Smart I/O and Pipeline enable                                            | 1ul                                                       |
| CY_SMARTIO_DISABLE            | Sets to Smart I/O and Pipeline Disable                                           | 0ul                                                       |
| CY_SMARTIO_DEINIT             | Resets the Smart I/O to default value                                            | 0ul                                                       |
| CY_SMARTIO_CHANNEL_ALL        | Sets to all pin Smart I/O bypass                                                 | 0xfful                                                    |
| CY_SMARTIO_CLK_DIVACT         | Selects the source clock to clk_smartio/rst_sys_act_n. See <b>Table 2</b> .      | 16ul                                                      |
| CY_SMARTIO_CLK_GATED          | Selects the source clock to Clock source is a constant '0'. See <b>Table 2</b> . | 20ul                                                      |
| CY_SMARTIO_CLK_ASYNC          | Selects the source clock to asynchronous mode/"1". See <b>Table 2</b> .          | 31ul                                                      |
| CY_SMARTIO_LUTTR_CHIP4        | LUT3[4] Tr0/Tr1 input                                                            | 4ul (It is assigned to LUT3[4]. See <b>Table 6</b> )      |
| CY_SMARTIO_LUTTR_IO6          | LUT3[4] Tr2 input                                                                | 14ul (It is assigned to LUT3[4]. See <b>Table 6</b> )     |
| CY_SMARTIO_LUTTR_DU_ OUT      | LUT3[5] Tr0 input                                                                | Oul (It is assigned to LUT3[5]. See <b>Table 6</b> )      |
| CY_SMARTIO_LUTTR_LUT5_<br>OUT | LUT3[5] Tr1 input/LUT3[7] Tr1 input                                              | 5ul (It is assigned to LUT3[5].<br>See <b>Table 6</b> )   |
| CY_SMARTIO_LUTTR_LUT4_<br>OUT | LUT3[5] Tr2 input/ LUT3[7] Tr2 input                                             | 4ul (It is assigned to LUT3[5]. See <b>Table 6</b> )      |
| CY_SMARTIO_LUTTR_LUT7_<br>OUT | LUT3[6] Tr0/Tr1/Tr2 input                                                        | 7ul (It is assigned to LUT3[6]. See <b>Table 6</b> )      |
| CY_SMARTIO_LUTTR_IO7          | LUT3[7] Tr0 input                                                                | 15ul (It is assigned to LUT3[7]. See <b>Table 6</b> )     |
| CY_SMARTIO_DUTR_LUT6_O<br>UT  | DU Tr0 input trigger source                                                      | 9ul (It is assigned to LUT6 output. See <b>Table 9</b> )  |
| CY_SMARTIO_DUTR_LUT7_O<br>UT  | DU Tr1 input trigger source                                                      | 10ul (It is assigned to LUT7 output. See <b>Table 9</b> ) |
| CY_SMARTIO_DUTR_ZERO          | DU Tr2 input trigger source                                                      | Oul (It is assigned to Constant 0. See <b>Table 9</b> )   |



# **Example Configuration**

| Parameters                     | Description                               | Value                                                                                |
|--------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------|
| CY_SMARTIO_DUDATA_ZERO         | DU data0 input DATA source                | Oul (It is assigned to Constant 0. See <b>Table 10</b> )                             |
| CY_SMARTIO_DUDATA_DATA<br>REG  | DU data1 input DATA source                | 3ul (It is assigned to SMARTIO.DATA register. See Table 10)                          |
| CY_SMARTIO_DUOPC_INCR_<br>WRAP | DU opcode                                 | 3ul (It is assigned to Increment and wrap-around (Count up and wrap). See  Table 11) |
| CY_SMARTIO_DUSIZE_8            | DU operation bit size                     | 7ul (It is assigned to 8-bits size/width operand. See Table 10))                     |
| smart_io_cfg.clkSrc            | Source clock setting                      | CY_SMARTIO_CLK_DIVACT                                                                |
| smart_io_cfg.bypassMask        | Configures bypass setting                 | SMARTIO_BYPASS_CH_<br>MASK                                                           |
| smart_io_cfg.ioSyncEn          | Configures Synchronizer setting           | SMARTIO_IOSYNC_CH_MASK                                                               |
| lutCfgLut4.opcode              | Configures LUT3[4] Operation Mode setting | LUTx_LOGIC_OPCODE_GI2                                                                |
| lutCfgLut4.lutMap              | Configures LUT3[4] output pattern setting | LUT4_OUT_MAP                                                                         |
| lutCfgLut4.tr0                 | Configures LUT3[4] tr0 input              | CY_SMARTIO_LUTTR_CHIP4                                                               |
| lutCfgLut4.tr1                 | Configures LUT3[4] tr1 input              | CY_SMARTIO_LUTTR_CHIP4                                                               |
| lutCfgLut4.tr2                 | Configures LUT3[4] tr2 input              | CY_SMARTIO_LUTTR_IO6                                                                 |
| lutCfgLut5.opcode              | Configures LUT3[5] Operation Mode setting | LUTx_LOGIC_OPCODE_GO                                                                 |
| lutCfgLut5.lutMap              | Configures LUT3[5] output pattern setting | LUT5_OUT_MAP                                                                         |
| lutCfgLut5.tr0                 | Configures LUT3[5] tr0 input              | CY_SMARTIO_LUTTR_DU_<br>OUT                                                          |
| lutCfgLut5.tr1                 | Configures LUT3[5] tr1 input              | CY_SMARTIO_LUTTR_LUT5_<br>OUT                                                        |
| lutCfgLut5.tr2                 | Configures LUT3[5] tr2 input              | CY_SMARTIO_LUTTR_LUT4_<br>OUT                                                        |
| lutCfgLut6.opcode              | Configures LUT3[6] Operation Mode setting | LUTx_LOGIC_OPCODE_<br>COMB                                                           |
| lutCfgLut6.lutMap              | Configures LUT3[6] output pattern setting | LUT6_OUT_MAP                                                                         |
| lutCfgLut6.tr0                 | Configures LUT3[6] tr0 input              | CY_SMARTIO_LUTTR_LUT7_<br>OUT                                                        |
| lutCfgLut6.tr1                 | Configures LUT3[6] tr1 input              | CY_SMARTIO_LUTTR_LUT7_<br>OUT                                                        |
| lutCfgLut6.tr2                 | Configures LUT3[6] tr2 input              | CY_SMARTIO_LUTTR_LUT7_<br>OUT                                                        |
| lutCfgLut7.opcode              | Configures LUT3[7] Operation Mode setting | LUTx_LOGIC_OPCODE_GI2                                                                |
| lutCfgLut7.lutMap              | Configures LUT3[7] output pattern setting | LUT7_OUT_MAP                                                                         |
| lutCfgLut7.tr0                 | Configures LUT3[7] tr0 input              | CY_SMARTIO_LUTTR_LUT4_<br>OUT                                                        |



# **Example Configuration**

| Parameters       | Description                                                       | Value                          |
|------------------|-------------------------------------------------------------------|--------------------------------|
| lutCfgLut7.tr1   | Configures LUT3[7] tr1 input                                      | CY_SMARTIO_LUTTR_LUT5_<br>OUT  |
| lutCfgLut7.tr2   | Configures LUT3[7] tr2 input                                      | CY_SMARTIO_LUTTR_IO7           |
| lutCfgDu.tr0     | Configures DU input trigger 0 source selection - LUT[3]6 output   | CY_SMARTIO_DUTR_LUT6_<br>OUT   |
| lutCfgDu.tr1     | Configures DU input trigger 1 source selection - LUT[3]7 output   | CY_SMARTIO_DUTR_LUT7_<br>OUT   |
| lutCfgDu.tr2     | Configures DU input trigger 2 source selection - Constant 0       | CY_SMARTIO_DUTR_ZERO           |
| lutCfgDu.data0   | DU input DATA0 source selection - Fixed 0                         | CY_SMARTIO_DUDATA_<br>ZERO     |
| lutCfgDu.data1   | DU input DATA1 source selection -<br>SMARTIO_PRTx_DATA.DATA [7:0] | CY_SMARTIO_DUDATA_<br>DATAREG  |
| lutCfgDu.opcode  | DU op-code                                                        | CY_SMARTIO_DUOPC_INCR_<br>WRAP |
| lutCfgDu.size    | DU width size is 8                                                | CY_SMARTIO_DUSIZE_8            |
| lutCfgDu.dataReg | DU DATA register value = 16                                       | 10ul                           |
| sourceFreq       | Source Frequency                                                  | 8000000ul (80MHz)              |
| targetFreq       | Target Frequency                                                  | 12000000ul (12MHz)             |

#### List of Smart I/O configuration Functions Table 23

| Functions           | Description                                                                            | Remarks                                                                                                                                                                               |
|---------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Init_IO_Pin()       | Configures GPIO Port pin                                                               | -                                                                                                                                                                                     |
| Cy_SmartIO_Deinit() | Resets the Smart I/O to default values                                                 | Resets the Smart I/O registers; SMARTIO_PRTx_CTL, SMARTIO_PRTx_SYNC_CTL, SMARTIO_PRTx_LUT_SELy, SMARTIO_PRTx_LUT_CTLy, SMARTIO_PRTx_DU_SEL, SMARTIO_PRTx_DU_CTL and SMARTIO_PRTx_DATA |
| Init_SmartIO()      | Configures and enables Smart I/O, Calls for Init_SmartIO_Cfg() and Cy_SmartIO_Enable() | -                                                                                                                                                                                     |
| Init_SmartIO_Cfg()  | Configures Smart I/O setting structure, Calls for Cy_SmartIO_Init()                    | -                                                                                                                                                                                     |
| Cy_SmartIO_Enable() | Enable Smart I/O                                                                       | Write to PIPELINE_EN and ENABLED bit                                                                                                                                                  |
| Cy_SmartIO_Init()   | Configures Smart I/O register                                                          | Write to the related registers for Source clock, Bypass, Synchronizer, LUT3, and DU.                                                                                                  |



### **Example Configuration**

**Code Listing 8** demonstrates an example program to reset detection/stability circuitry. See the **Architecture TRM** and **Application Note** for GPIO and clock configuration.

The following description will help you understand the register notation of the driver part of SDL:

- base signifies the pointer to the Smart I/O register base address.
- base->unLUT\_SEL[idx].u32Register is the SMARTIO\_PRTx\_LUT\_SEL[idx] register mentioned in the
  Registers TRM. Other registers are also described in the same manner. "x" signifies the port suffix number
  and "idx" signifies the register index number.
- To improve the register setting performance, the SDL writes a complete 32-bit data to the register. Each bit field is generated and written to the register as the final 32-bit data.

```
un_SMARTIO_PRT_CTL_t workCTL= {.u32Register = 0ul};
workCTL.stcField.u1ENABLED = CY_SMARTIO_DISABLE;
workCTL.stcField.u1PIPELINE_EN = CY_SMARTIO_ENABLE;
workCTL.stcField.u5CLOCK_SRC = CY_SMARTIO_CLK_GATED;
workCTL.stcField.u8BYPASS = CY_SMARTIO_CHANNEL_ALL;
base->unCTL.u32Register = workCTL.u32Register;
```

See *cyip\_smartio\_v2.h* under *hdr/rev\_x/ip* for more information on the union and structure representation of registers.

### Code Listing 8 Example to Reset Detection/Stability Circuitry





### Code Listing 8 Example to Reset Detection/Stability Circuitry

```
* Port pin configuration */
cy_stc_gpio_pin_config_t gpio_rst_cfg =
                = 0ul,
    .driveMode = CY_GPIO_DM_STRONG_IN_OFF, /* SmartIO from CPU */
                                               /* P13_4_GPIO */
    .hsiom
               = GPIO_RST_EN_PIN_MUX,
               = Oul,
                                                                                 Configure Port for output
    .intEdge
               = 0ul,
    .intMask
                                                                                  (Port13 4pin)
               = 0ul,
    .vtrip
    .slewRate = Oul,
    .driveSel = Oul,
};
cy_stc_gpio_pin_config_t pin_rst_cfg =
    .outVal
                = 0ul,
    .driveMode = CY_GPIO_DM_HIGHZ,
.hsiom = PIN_RST_EN_PIN_MUX,
                                               /* CPU from SmartIO */
                                              /* P13_6_GPIO */
                                                                                 Configure Port for input
               = 0ul,
    .intEdge
               = 0ul,
    .intMask
                                                                                 (Port13 6pin)
    .vtrip
    .slewRate = Oul,
    .driveSel = Oul,
cy_stc_gpio_pin_config_t rst_in_cfg =
    .outVal
               = 0ul,
                                             /* CPU from SmartIO */
/* P13_7_GPIO */
    .driveMode = CY_GPIO_DM_HIGHZ,
.hsiom = RST_IN_PIN_MUX,
.intEdge = Oul,
                                                                                 Configure Port for input
    .intMask
               = 0ul,
                                                                                 (Port13 7pin)
    .slewRate = Oul,
.driveSel = Oul,
};
cy_stc_gpio_pin_config_t rst_out_cfg =
               = 0ul,
    .outVal
    .driveMode = CY_GPIO_DM_STRONG_IN_OFF, /* CPU from SmartIO */
.hsiom = RST_OUT_PIN_MUX, /* P13_5_GPIO */
.intEdge = Oul,
                                                                                 Configure Port for output
    .intMask
                                                                                 (Port13 5pin)
    .vtrip
               = 0ul,
    .slewRate = 0ul,
    .driveSel = Oul,
};
int main(void)
                             (1) Configure GPIO pin. See Code Listing 9.
    Init IO Pin();
    /* Deinit before Init */
    Cy_SmartIO_Deinit(SMART_IO_PORT);
                                                 Disable all Smart I/O. See Code Listing 10.
    /* SmartIO peripheral clock divider setting *
        Cy SysClk PeriphAssignDivider(CY SMARTIO CLK INV, CY SYSCLK DIV 16 BIT, Oul);
        uint32_t sourceFreq = 80000000ul;
uint32_t targetFreq = 12000000ul;
                                                                                                   (3) Configure
        uint32 t divNum = (sourceFreq / targetFreq);
                                                                                                  peripheral Clock
        Cy_SysClk_PeriphSetDivider(CY_SYSCLK_DIV_16_BIT, Oul, (divNum - 1ul));
        Cy_SysClk_PeriphEnableDivider(CY_SYSCLK_DIV_16_BIT, Oul);
    Init SmartIO();
                                Initialize Smart I/O. See Code Listing 11.
    Cy SysEnableApplCore(CY CORTEX M4 APPL ADDR);
    Cy_GPIO_Clr(GPIO_PRT13, 4ul);
    while(1)
```



### **Example Configuration**

#### **Code Listing 8 Example to Reset Detection/Stability Circuitry**

#### Init\_IO\_Pin() Function **Code Listing 9**

```
void Init_IO_Pin(void)
                                                                                                 Configure Port13 4pin.
    /* Please check ReadMe.txt for proper connection of Input and Output
    Cy_GPIO_Pin_Init(GPIO_RST_EN_PORT, GPIO_RST_EN_PIN, &gpio_rst_cfg);
Cy_GPIO_Pin_Init(PIN_RST_EN_PORT, PIN_RST_EN_PIN, &pin_rst_cfg);
                                                                                                 Configure Port13 5pin.
                                                                                                 Configure Port13 6pin.
    Cy_GPIO_Pin_Init(RST_IN_PORT, RST_IN_PIN, &rst_in_cfg);
    Cy_GPIO_Pin_Init(RST_OUT_PORT, RST_OUT_PIN, &rst_out_cfg);
                                                                                                 Configure Port13 7pin.
```

#### Code Listing 10 Cy\_SmartIO\_Deinit() Function

```
void Cy_SmartIO_Deinit(volatile stc_SMARTIO_PRT_t* base)
    un SMARTIO PRT_CTL_t workCTL= {.u32Register = 0ul};
                                                                                           (2) Disable all Smart I/O port
    workCTL.stcField.ulENABLED = CY_SMARTIO_DISABLE;
workCTL.stcField.ulPIPELINE_EN = CY_SMARTIO_ENABLE;
    workCTL.stcField.u5CLOCK_SRC = CY_SMARTIO_CLK_GATED;
    workCTL.stcField.u8BYPASS
                                       = CY SMARTIO_CHANNEL_ALL;
    base->unCTL.u32Register
                                        = workCTL.u32Register;
    base->unSYNC_CTL.u32Register = CY_SMARTIO_DEINIT;
    for(uint8_t idx = CY_SMARTIO_LUTMIN; idx < CY_SMARTIO_LUTMAX; idx++)</pre>
        base->unLUT_SEL[idx].u32Register = CY_SMARTIO_DEINIT;
        base->unLUT_CTL[idx].u32Register = CY_SMARTIO_DEINIT;
    base->unDU_SEL.u32Register = CY_SMARTIO_DEINIT;
base->unDU_CTL.u32Register = CY_SMARTIO_DEINIT;
    base->unDATA.u32Register = CY_SMARTIO_DEINIT;
```

#### **Code Listing 11** Init\_SmartIO() Function

```
void Init SmartIO(void)
   cy_en_smartio_status_t retStatus = (cy_en_smartio_status_t)0xFF;
   retStatus = Init SmartIO Cfg();
                                            Configure Smart I/O. See Code Listing 12.
   if(retStatus == CY SMARTIO SUCCESS)
       /* After all the configuration, enable
       Cy_SmartIO_Enable(SMART_IO_PORT);
                                              Enable Smart I/O. See Code Listing 13.
```

#### **Code Listing 12** Init SmartIO Cfg() Function

```
cy_en_smartio_status_t Init_SmartIO_Cfg(void)
    cy_stc_smartio_ducfg_t lutCfgDu;
cy_stc_smartio_lutcfg_t lutCfgLut4;
    cy_stc_smartio_lutcfg_t lutCfgLut5;
    cy_stc_smartio_lutcfg_t lutCfgLut6;
    cy_stc_smartio_lutcfg_t lutCfgLut7;
    cy_stc_smartio_config_t smart_io_cfg;
    cy_en_smartio_status_t retStatus = (cy_en_smartio_status_t)0xFF;
    / \, ^{\star} initialize the Smart IO structure ^{\star} /
    memset(&lutCfgDu, Oul, sizeof(cy_stc_smartio_ducfg_t));
memset(&lutCfgLut4, Oul, sizeof(cy_stc_smartio_lutcfg_t));
memset(&lutCfgLut5, Oul, sizeof(cy_stc_smartio_lutcfg_t));
                                                                                             Clear configuration structure.
    memset(&lutCfgLut6, Oul, sizeof(cy_stc_smartio_lutcfg_t));
    memset(&lutCfgLut7, Oul, sizeof(cy_stc_smartio_lutcfg
```



### **Example Configuration**

#### **Code Listing 12** Init\_SmartIO\_Cfg() Function

```
memset(&smart io cfg, Oul, sizeof(cy stc smartio config t));
                                                                                                       Configure Smart I/O clock source
#ifdef SMART IO CLK ACTIVE
     /* Active clock source is selected */
     smart_io_cfg.clkSrc = (cy_en_smartio_clksrc_t)CY_SMARTIO_CLK_DIVACT;
     /* Asynchronous clock source is selected */
smart_io_cfg.clkSrc = (cy_en_smartio_clksrc_t)CY_SMARTIO_CLK_ASYNC;
#endif /* SMART_IO_CLK_ACTIVE */
                                                                                              Configure BYPASS setting
     /* Bypass channel mask for input and output pin */
     smart_io_cfg.bypassMask = SMARTIO_BYPASS_CH MASK;
    /* IO channel sync mask for selected pin */
smart_io_cfg.ioSyncEn = SMARTIO_IOSYNC_CH_MASK;
                                                                                               Configure Synchronizer setting
     /****** LUT3[4] setting
     lutCfgLut4.opcode = LUTx LOGIC OPCODE GI2;
     lutCfgLut4.lutMap = LUT4_OUT_MAP;
     /* Lut configuration for input */
                                                                                                                       Configure LUT3 [4]
    lutCfgLut4.tr0 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_CHIP4;
lutCfgLut4.tr1 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_CHIP4;
lutCfgLut4.tr2 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_IO6;
smart_io_cfg.lutCfg[4] = &lutCfgLut4;
       /* Lut configuration for output, check description above */
     lutCfgLut5.opcode = LUTx_LOGIC_OPCODE_GO;
     lutCfgLut5.lutMap = LUT5 OUT MAP;
                                                                                                                       Configure LUT3 [5]
     /* Lut configuration for input (button) */
     lutCfgLut5.tr0 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_DU_OUT;
lutCfgLut5.tr1 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT5_OUT;
lutCfgLut5.tr2 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT4_OUT;
     smart_io_cfg.lutCfg[5] = &lutCfgLut5;
              **************** LUT3[6] setting **********************/
     lutCfgLut6.opcode = LUTx LOGIC OPCODE COMB;
     lutCfgLut6.lutMap = LUT6_OUT_MAP;
                                                                                                                       Configure LUT3 [6]
     /* Lut configuration for input */
     lutCfgLut6.tr0 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT7_OUT;
lutCfgLut6.tr1 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT7_OUT;
lutCfgLut6.tr2 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT7_OUT;
smart_io_cfg.lutCfg[6] = &lutCfgLut6;
     lutCfgLut7.opcode = LUTx_LOGIC_OPCODE_GI2;
     lutCfgLut7.lutMap = LUT7_OUT_MAP;
                                                                                                                       Configure LUT3 [7]
     /* Lut configuration for input */
     lutCfgLut7.tr0 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT4_OUT;
lutCfgLut7.tr1 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_LUT5_OUT;
lutCfgLut7.tr2 = (cy_en_smartio_luttr_t)CY_SMARTIO_LUTTR_IO7;
smart_io_cfg.lutCfg[7] = &lutCfgLut7;
      lutCfgDu.tr0 = CY_SMARTIO_DUTR_LUT6_OUT; /**< DU input trigger 0 source selection - LUT[3]6 output*/
lutCfgDu.tr1 = CY_SMARTIO_DUTR_LUT7_OUT; /**< DU input trigger 1 source selection - LUT[3]7 output*/
lutCfgDu.tr2 = CY_SMARTIO_DUTR_ZERO; /**< DU input trigger 2 source selection - Constant 0*/
     lutCfgDu.data0 = CY_SMARTIO_DUDATA_ZERO;
lutCfgDu.data1 = CY_SMARTIO_DUDATA_DATAREG;
                                                                     /**< DU input DATAO source selection - Fixed 0*/
/**< DU input DATAO source selection - SMARTIO_PRTx_DATA.DATA
[7:0]*/
     lutCfgDu.opcode = CY_SMARTIO_DUOPC_INCR_WRAP;
lutCfgDu.size = CY_SMARTIO_DUSIZE_8;
lutCfgDu.dataReg = 0x10ul;
                                                                     /**< DU op-code */
                                                                                                                           Configure DU
                                                                      /**< DU width size is 8 */
                                                                     /**< DU DATA register value = 16 */
     smart_io_cfg.duCfg = &lutCfgDu;
     /* Initialization of Smart IO structure */
     retStatus = Cy_SmartIO_Init(SMART_IO_PORT, &smart_io_cfg);
     return retStatus;
                                                                                         Configure Smart I/O. See Code Listing 14.
```



### **Example Configuration**

#### **Code Listing 13** Cy\_SmartIO\_Enable() Function

```
void Cy SmartIO Enable(volatile stc SMARTIO PRT t* base)
    un SMARTIO PRT CTL_t workCTL = base->unCTL;
    workCTL.stcField.ulenableD = CY_SMARTIO_ENable;
workCTL.stcField.ulPIPELINE_EN = CY_SMARTIO_DISAble;
    base->unCTL.u32Register
                                          = workCTL.u32Register;
                                                                               (12) Enable Smart I/O.
```

#### Code Listing 14 Cy\_SmartIO\_Init() Function

```
cy_en_smartio_status_t Cy_SmartIO_Init(volatile stc_SMARTIO_PRT_t* base, const cy_stc_smartio_config_t* config)
     cy_en_smartio_status_t status = CY_SMARTIO_SUCCESS;
     if (NULL != config)
          un_SMARTIO_PRT_CTL_t workCTL = {.u32Register = 0ul};
                                                                                                                                (4) Set clock source
          and bypass to Smart
          workCTL.stcField.u1PIPELINE EN = CY SMARTIO ENABLE;
          workCTL.stcField.u5CLOCK_SRC = config->clkSrc;
workCTL.stcField.u8BYPASS = config->bypassMask;
                                                                                                                                10
          base->unCTL.u32Register
                                                     = workCTL.u32Register;
          un_SMARTIO_PRT_SYNC_CTL_t workSYNC_CTL = {.u32Register = 0ul};
workSYNC_CTL.stcField.u8IO_SYNC_EN = config->ioSyncEn;
workSYNC_CTL.stcField.u8CHIP_SYNC_EN = config->chipSyncEn;
                                                                                                                               (5) Set synchronizer
                                                                                                                               to Smart IO
          base->unSYNC_CTL.u32Register
                                                              = workSYNC_CTL.u32Register;
          /* LUT configurations - skip if lutCfg is a NULL pointer */ for(uint32_t i = CY_SMARTIO_LUTMIN; i < CY_SMARTIO_LUTMAX; i++)
                if(NULL != config->lutCfg[i])
                      un_SMARTIO_PRT_LUT_SEL_t workLUT_SET = { .u32Register = Oul };
                      workLUT_SET.stcField.u4LUT_TR0_SEL = config->lutCfg[i]->tr0;
workLUT_SET.stcField.u4LUT_TR1_SEL = config->lutCfg[i]->tr1;
workLUT_SET.stcField.u4LUT_TR2_SEL = config->lutCfg[i]->tr2;
                                                                                                                               (6), (7), (8), (9) Set
                                                                                                                               LUT3
                      base->unLUT SEL[i].u32Register
                                                                       = workLUT SET.u32Register;
                      un_SMARTIO_PRT_LUT_CTL_t workLUT_CTL = { .u32Register = 0ul };
                     workLUT_CTL.stcField.u2LUT_OPC = config->lutCfg[i]->opcode;
workLUT_CTL.stcField.u8LUT = config->lutCfg[i]->lutMap;
                      base->unLUT_CTL[i].u32Register = workLUT_CTL.u32Register;
           /* DU Configuration - skip if duCfg is a NULL pointer */
          if(NULL != config->duCfg)
                un SMARTIO PRT DU SEL t workDU SEL = {.u32Register = 0ul};
                workDU_SEL.stcField.u4DU_TR0_SEL = config->duCfg->tr0;
workDU_SEL.stcField.u4DU_TR1_SEL = config->duCfg->tr1;
                workDU_SEL.stcField.u4DU_TR1_SEL = config->duCfg->tr1;
workDU_SEL.stcField.u4DU_TR2_SEL = config->duCfg->tr2;
workDU_SEL.stcField.u2DU_DATA0_SEL = config->duCfg->data0;
workDU_SEL.stcField.u2DU_DATA1_SEL = config->duCfg->data1;
                                                                                                                                 (10) Set DU.
                base->unDU_SEL.u32Register
                                                                 = workDU SEL.u32Register;
                un_SMARTIO_PRT_DU_CTL_t workDU_CTL = {.u32Register = 0ul};
workDU_CTL.stcField.u3DU_SIZE = config->duCfg->size;
workDU_CTL.stcField.u4DU_OPC = config->duCfg->opcode;
                base->unDU CTL.u32Register
                                                          = workDU_CTL.u32Register;
                base->unDATA.stcField.u8DATA = config->duCfg->dataReg;
     Else
          status = CY_SMARTIO_BAD_PARAM;
     return(status);
```



# Glossary

### Glossary 5

#### Table 24 Glossary

| Terms          | Description                                                                                                                                                                                                                                                  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| chip_data      | Input signals from HSIOM                                                                                                                                                                                                                                     |  |
| Clk_sys/CLK_HF | This is derived from the system clock using a peripheral clock divider. See the Clocking System chapter of the <b>Architecture TRM</b> for details.                                                                                                          |  |
| DeepSleep      | Power mode that only low-frequency peripherals are available. See the DeepSleep Mode section in the Device Power Modes chapter of the <b>Architecture TRM</b> for details.                                                                                   |  |
| DU             | Data Unit. DU performs simple increment, decrement, increment/decrement, shift, and AND/OR operations based on opcode configuration in register. See the Smart I/O - Data Unit section in the I/O System chapter of the <b>Architecture TRM</b> for details. |  |
| GPIO           | General-purpose input/output                                                                                                                                                                                                                                 |  |
| HSIOM          | High Speed I/O Matrix. See the High-Speed I/O Matrix section in the I/O System chapter of the <b>Architecture TRM</b> for details.                                                                                                                           |  |
| io_data_in     | Input signals from I/O port                                                                                                                                                                                                                                  |  |
| I/O Port       | I/O Port provides the interface between the CPU core and peripheral components to the outside world. See the I/O System chapter of the <b>Architecture TRM</b> for details.                                                                                  |  |
| LUT3 [x]       | 3-input Lookup Tables. LUT3 [x] block takes three input signals and generates an output based on the configuration set in register. See the Smart I/O - LUT3 section in the I/O System chapter of the <b>Architecture TRM</b> for details.                   |  |
| smartio_data   | Output signals from Smart I/O                                                                                                                                                                                                                                |  |



### **Related Documents**

#### **Related Documents** 6

The following are the Traveo II family series datasheets and Technical Reference Manuals. Contact Technical **Support** to obtain these documents.

- Device datasheet
  - CYT2B7 Datasheet 32-Bit Arm® Cortex®-M4F Microcontroller Traveo™ II Family
  - CYT2B9 Datasheet 32-Bit Arm® Cortex®-M4F Microcontroller Traveo™ II Family
  - CYT4BF Datasheet 32-Bit Arm® Cortex®-M7 Microcontroller Traveo™ II Family
  - CYT4DN Datasheet 32-Bit Arm® Cortex®-M7 Microcontroller Traveo™ II Family
  - CYT3BB/4BB Datasheet 32-Bit Arm® Cortex®-M7 Microcontroller Traveo™ II Family
- **Body Controller Entry Family** 
  - Traveo™ II Automotive Body Controller Entry Family Architecture Technical Reference Manual (TRM)
  - Traveo™ II Automotive Body Controller Entry Registers Technical Reference Manual (TRM) for CYT2B7
  - Traveo™ II Automotive Body Controller Entry Registers Technical Reference Manual (TRM) for CYT2B9
- **Body Controller High Family** 
  - Traveo™ II Automotive Body Controller High Family Architecture Technical Reference Manual (TRM)
  - Traveo™ II Automotive Body Controller High Registers Technical Reference Manual (TRM) for CYT4BF
  - Traveo II Automotive Body Controller High Registers Technical Reference Manual (TRM) for CYT3BB/4BB
- Cluster 2D Family
  - Traveo™ II Automotive Cluster 2d Family Architecture Technical Reference Manual (TRM)
  - Traveo™ II Automotive Cluster 2d Registers Technical Reference Manual (TRM)
- Application Note
  - AN220193 GPIO USAGE SETUP IN TRAVEO II FAMILY
  - AN220208 CLOCK CONFIGURATION SETUP IN TRAVEO II BODY ENTRY FAMILY
  - AN224434 CLOCK CONFIGURATION SETUP IN TRAVEO II FAMILY CYT4B SERIES
  - AN226071 CLOCK CONFIGURATION SETUP IN TRAVEO II FAMILY CYT4D SERIES
  - AN229513 CLOCK CONFIGURATION SETUP IN TRAVEO II FAMILY CYT2C SERIES



### **Other References**

#### **Other References** 7

A Sample Driver Library (SDL) including startup as sample software to access various peripherals is provided. SDL also serves as a reference, to customers, for drivers that are not covered by the official AUTOSAR products. The SDL cannot be used for production purposes as it does not qualify to any automotive standards. The code snippets in this application note are part of the SDL. Contact **Technical Support** to obtain the SDL.



# **Revision history**

# **Revision history**

| Document version | Date of release | Description of changes                                                                                                   |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------|
| **               | 2018-09-27      | New application note.                                                                                                    |
| *A               | 2019-06-17      | Updated Associated Part Family as "Traveo™ II Family CYT2B/CYT4B Series".                                                |
|                  |                 | Added target part numbers "CYT4B Series" related information in all instances across the document.                       |
| *B               | 2019-11-20      | Updated Associated Part Family as "Traveo™ II Family CYT2B/CYT4B/CYT4D Series".                                          |
|                  |                 | Added target part numbers "CYT4D Series" related information in all instances across the document.                       |
| *C               | 2020-06-29      | Updated Associated Part Family as "Traveo™ II Family CYT2/CYT3/CYT4 Series".                                             |
|                  |                 | Changed target part numbers from "CYT2B/CYT4B/CYT4D Series" to "CYT2/CYT4 Series" in all instances across the document.  |
|                  |                 | Added target part numbers "CYT3 Series" in all instances across the document.                                            |
| *D               | 2021-04-16      | Updated Example Configuration: Added example of SDL Code and description in all instances. Updated to Infineon template. |

### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-04-16
Published by
Infineon Technologies AG
81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.cypress.com/support

Document reference 002-20203 Rev. \*D

### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.